Systematic width-and-length dependent CMOS transistor mismatch characterization and simulation

被引:36
作者
Serrano-Gotarredona, T [1 ]
Linares-Barranco, B [1 ]
机构
[1] Natl Microelect Ctr, Dept Analog Design Ed CICA, Seville 41012, Spain
关键词
analog integrated circuits; transistor mismatch; transistor model; transistor parameter extraction; circuit simulation;
D O I
10.1023/A:1008330121404
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a methodology for characterizing the random component of transistor mismatch in CMOS technologies. The methodology is based on the design of a special purpose chip which allows automatic characterization of arrays of NMOS and PMOS transistors of different sizes. Up to 30 different transistor sizes were implemented in the same chip, with varying transistors width W and length L. A simple strong inversion large signal transistor model is considered, and a new five parameters MOS mismatch model is introduced. The current mismatch between two identical transistors is characterized by the mismatch in their respective current gain factors Delta beta/beta, threshold voltages Delta V-T0, bulk threshold parameters Delta gamma, and two components for the mobility degradation parameter mismatch Delta theta(o) and Delta theta(e). These two components modulate the mismatch contribution differently, depending on whether the transistors are biased in ohmic or in saturation region. Using this five parameter mismatch model, an extraordinary fit between experimental and computed mismatch is obtained, including minimum length (1 mu m) transistors for both ohmic and saturation regions. Standard deviations for these five parameters are obtained as well as their respective correlation coefficients, and are fitted to two dimensional surfaces f(W, L) so that their values can be predicted as a function of transistor sizes. These functions are used in an electrical circuit simulator (Hspice) to predict transistor mismatch. Measured and simulated data are in excellent agreement.
引用
收藏
页码:271 / 296
页数:26
相关论文
共 20 条
[1]  
Allen P. E., 1987, CMOS Analog Circuit Design
[2]   Mismatch characterization of submicron MOS transistors [J].
Bastos, J ;
Steyaert, M ;
Pergoot, A ;
Sansen, W .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1997, 12 (02) :95-106
[3]  
BASTOS J, 1998, THESIS KATHOLIEKE U
[4]  
BASTOS J, 1995, P IEEE 1995 INT C MI, V8, P271
[5]  
Cilingiroglu U., 1993, SYSTEMATIC ANAL BIPO
[6]   IDAC - AN INTERACTIVE DESIGN TOOL FOR ANALOG CMOS CIRCUITS [J].
DEGRAUWE, MGR ;
NYS, O ;
DIJKSTRA, E ;
RIJMENANTS, J ;
BITZ, S ;
GOFFART, BLA ;
VITTOZ, EA ;
CSERVENY, S ;
MEIXENBERGER, C ;
VANDERSTAPPEN, G ;
OGUEY, HJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (06) :1106-1116
[7]   BLADES - AN ARTIFICIAL-INTELLIGENCE APPROACH TO ANALOG CIRCUIT-DESIGN [J].
ELTURKY, F ;
PERRY, EE .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1989, 8 (06) :680-692
[8]   ON THE RELATIONSHIP BETWEEN TOPOGRAPHY AND TRANSISTOR MATCHING IN AN ANALOG CMOS TECHNOLOGY [J].
GREGOR, RW .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1992, 39 (02) :275-282
[9]   OASYS - A FRAMEWORK FOR ANALOG CIRCUIT SYNTHESIS [J].
HARJANI, R ;
RUTENBAR, RA ;
CARLEY, LR .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1989, 8 (12) :1247-1266
[10]   CHARACTERIZATION AND MODELING OF MISMATCH IN MOS-TRANSISTORS FOR PRECISION ANALOG DESIGN [J].
LAKSHMIKUMAR, KR ;
HADAWAY, RA ;
COPELAND, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (06) :1057-1066