Feasibility and performance region modeling of analog and digital circuits

被引:29
作者
Harjani, R [1 ]
Shao, JF [1 ]
机构
[1] INTEL CORP,HILLSBORO,OR 97124
关键词
macromodeling; hierarchical design; analog circuit design; feasibility; performance; modeling;
D O I
10.1007/BF00713977
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Hierarchy plays a significant role in the design of digital and analog circuits. At each level of the hierarchy it becomes essential to evaluate if a sub-block design is feasible and if so which design style is the best candidate for the particular problem. This paper proposes a general methodology for evaluating the feasibility and the performance of sub-blocks at all levels of the hierarchy. A vertical binary search technique is used to generate the feasibility macromodel and a layered volume-slicing methodology with radial basis functions is used to generate the performance macromodel. Macromodels have been developed and verified for both analog and digital blocks. Analog macromodels have been developed at three different levels of hierarchy (current mirror, opamp, and A/D converter). The impact of different fabrication processes on the performance of analog circuits have also been explored. Though the modeling technique has been fine tuned to handle analog circuits the approach is general and is applicable to both analog and digital circuits. This feature makes it particularly suitable for mixed-signal designs.
引用
收藏
页码:23 / 43
页数:21
相关论文
共 20 条
[1]   APPLICATION OF STATISTICAL DESIGN AND RESPONSE-SURFACE METHODS TO COMPUTER-AIDED VLSI DEVICE DESIGN [J].
ALVAREZ, AR ;
ABDI, BL ;
YOUNG, DL ;
WEED, HD ;
TEPLIK, J ;
HERALD, ER .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (02) :272-288
[2]   A NEW DESIGN-CENTERING METHODOLOGY FOR VLSI DEVICE DEVELOPMENT [J].
AOKI, Y ;
MASUDA, H ;
SHIMADA, S ;
SATO, S .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1987, 6 (03) :452-461
[3]   INTEGRATED-CIRCUIT DESIGN OPTIMIZATION USING A SEQUENTIAL STRATEGY [J].
BERNARDO, MC ;
BUCK, R ;
LIU, LS ;
NAZARET, WA ;
SACKS, J ;
WELCH, WJ .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1992, 11 (03) :361-372
[4]  
BOX GEP, 1978, STATISTICS EXPT
[5]  
BRAYTON RK, 1981, P IEEE OCT
[6]  
CANDY JC, 1992, OVERSAMPLING DELTA S, P1
[7]  
CHERKASSKY V, 1995, P WORLD C NEUR NETW
[8]   STATISTICAL MODELING FOR EFFICIENT PARAMETRIC YIELD ESTIMATION OF MOS VLSI CIRCUITS [J].
COX, P ;
YANG, P ;
MAHANTSHETTI, SS ;
CHATTERJEE, P .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1985, 32 (02) :471-478
[9]  
DIRECTOR SW, 1977, IEEE T CIRCUITS JUL
[10]  
GREGORIAN R, 1986, ANALOG INTEGRATED CI