Scaling down the interpoly dielectric for next generation - Flash memory: Challenges and opportunities

被引:68
作者
Govoreanu, B [1 ]
Brunco, DP [1 ]
Van Houdt, J [1 ]
机构
[1] Intel Corp, IMEC, B-3001 Louvain, Belgium
关键词
flash memory; floating gate; interpoly dielectrics; scaling; high-k materials; reverse-VARIOT; metal gate;
D O I
10.1016/j.sse.2005.10.018
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We review the main issues in scaling down the interpoly dielectric (IPD) for future floating gate Flash memory technology generations. The equivalent oxide thickness (EOT) or the IPD Must reach the sub-10 nm range to enable lowering of the operating voltages and further scale device feature sizes. Additionally, the loss of control gate wrap around the floating gate for high density memories as device dimensions scale down will require a drastic reduction (up to 60%) in IPD EOT to maintain the same capacitive coupling. As the scalability of the conventional oxide-nitride-oxide (ONO) IPD's is limited, we propose new Solutions that exploit the opportunities offered by the high-kappa dielectrics. Their effectiveness increases when midgap and p-type metals are considered, instead of the conventional polysilicon control gate. The optimal approach depends oil the most critical requirement that the IPD has to fulfill, which in turn is application or device-structure dependent. The nonideal nature of the dielectric materials, however, may severely reduce the design window, calling for a sustained effort to improve their electrical properties by process optimization. (c) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1841 / 1848
页数:8
相关论文
共 14 条
[1]   What we have learned on Flash memory reliability in the last ten years [J].
Cappelletti, P ;
Bez, R ;
Modelli, A ;
Visconti, A .
IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, :489-492
[2]   Aluminum oxide layers as possible components for layered tunnel barriers [J].
Cimpoiasu, E ;
Tolpygo, SK ;
Liu, X ;
Simonian, N ;
Lukens, JE ;
Likharev, KK ;
Klie, RF ;
Zhu, Y .
JOURNAL OF APPLIED PHYSICS, 2004, 96 (02) :1088-1093
[3]   Nanocrystal nonvolatile memory devices [J].
De Blauwe, J .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2002, 1 (01) :72-77
[4]  
DEGRAEVE R, 2001, IEDM, P699
[5]   An effective model for analysing tunneling gate leakage currents through ultrathin oxides and high-k gate stacks from Si inversion layers [J].
Govoreanu, B ;
Blomme, P ;
Henson, K ;
Van Houdt, J ;
De Meyer, K .
SOLID-STATE ELECTRONICS, 2004, 48 (04) :617-625
[6]   VARIOT: A novel multilayer tunnel barrier concept, for low-voltage nonvolatile memory devices [J].
Govoreanu, B ;
Blomme, P ;
Rosmeulen, M ;
Van Houdt, J ;
De Meyer, K .
IEEE ELECTRON DEVICE LETTERS, 2003, 24 (02) :99-101
[7]  
GOVOREANU B, 2004, THESIS KU LEUVEN
[8]  
LEE C, 2004, P NONV SEM MEM WORKS, P65
[9]   Effects of floating-gate interference on NAND flash memory cell operation [J].
Lee, JD ;
Hur, SH ;
Choi, JD .
IEEE ELECTRON DEVICE LETTERS, 2002, 23 (05) :264-266
[10]  
Maes H., 2003, P IEEE NVSMW, P7