A 100-MHz, 16-b, direct digital frequency synthesizer with a 100-dBc spurious-free dynamic range

被引:111
作者
Madisetti, A [1 ]
Kwentus, AY
Willson, AN
机构
[1] Broadcom Corp, Irvine, CA 92618 USA
[2] Pent Inc, Pasadena, CA 91107 USA
[3] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
关键词
CMOS integrated circuit design; direct digital synthesizers; frequency synthesizers; very large-scale integration (VLSI) for digital communications;
D O I
10.1109/4.777100
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes the architecture and the IC implementation of a direct digital frequency synthesizer (DDFS) that is based on an angle rotation algorithm (similar to CORDIC), It is shown that the architecture can be implemented as a multiplierless, feedforward, and easily pipelineable datapath, A prototype IC has been designed, fabricated in 1.0-mu m CMOS, and tested. The IC produces 16-b sine and cosine outputs with a spurious-free dynamic range of more than 100 dBc. A 36-b frequency control word gives a tuning resolution of 0.0015 Hz at a 100-MHz sampling rate.
引用
收藏
页码:1034 / 1043
页数:10
相关论文
共 14 条
[11]   DIGITAL FREQUENCY SYNTHESIZER [J].
TIERNEY, J ;
RADER, CM ;
GOLD, B .
IEEE TRANSACTIONS ON AUDIO AND ELECTROACOUSTICS, 1971, AU19 (01) :48-&
[12]  
Volder J. E., 1959, IRE Transactions Electronic Computers, VEC, P330, DOI [DOI 10.1109/TEC.1959.5222693, 10.1109/TEC.1959.5222693]
[13]  
1997, SYNTHESIZER DATA BOO
[14]  
1999, HSP45106