Scan vector compression/decompression using statistical coding

被引:187
作者
Jas, A [1 ]
Ghosh-Dastidar, J [1 ]
Touba, NA [1 ]
机构
[1] Univ Texas, Dept Elect & Comp Engn, Comp Engn Res Ctr, Austin, TX 78712 USA
来源
17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS | 1999年
关键词
D O I
10.1109/VTEST.1999.766654
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A compression/decompression scheme based on statistical coding is presented for reducing the amount of test data that must be stored on a tester and transferred to each core in a core-based design. The test vectors provided by the core vendor are stored in compressed form in the tester memory and transferred to the chip where they are decompressed and applied to the core. Given the set of test vectors for a core, a statistical code is carefully selected so that it satisfies certain properties. These properties guarantee that it can be decoded by a simple pipelined decoder (placed at the serial input of the core's scan chain) which requires very small area. Results indicate that the proposed scheme can use a simple decoder to provide rest data compression near that of an optimal Huffman code. The compression results in a two-fold advantage since both test storage and rest time are reduced.
引用
收藏
页码:114 / 120
页数:3
相关论文
共 8 条
[1]   Testing systems on a chip [J].
Chandramouli, R ;
Pateras, S .
IEEE SPECTRUM, 1996, 33 (11) :42-47
[2]   High speed serializing/de-serializing design-for-test method for evaluating a 1GHz microprocessor [J].
Heidel, D ;
Dhong, S ;
Hofstee, P ;
Immediato, M ;
Nowka, K ;
Silberman, J ;
Stawiasz, K .
16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, :234-238
[3]   A METHOD FOR THE CONSTRUCTION OF MINIMUM-REDUNDANCY CODES [J].
HUFFMAN, DA .
PROCEEDINGS OF THE INSTITUTE OF RADIO ENGINEERS, 1952, 40 (09) :1098-1101
[4]   COMPACT: A hybrid method for compressing test data [J].
Ishida, M ;
Ha, DS ;
Yamaguchi, T .
16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, :62-69
[5]   Built-in self testing of sequential circuits using precomputed test sets [J].
Iyengar, V ;
Chakrabarty, K ;
Murray, BT .
16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, :418-423
[6]   Test vector decompression via cyclical scan chains and its application to testing core-based designs [J].
Jas, A ;
Touba, NA .
INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, :458-464
[7]  
YAMAGUCHI T, 1997, P INT TEST C, P191
[8]   Test requirements for embedded core based systems and IEEE P1500 [J].
Zorian, Y .
ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, :191-199