CACTI: An enhanced cache access and cycle time model

被引:396
作者
Wilton, SJE [1 ]
Jouppi, NP [1 ]
机构
[1] DIGITAL EQUIPMENT CORP,WESTERN RES LAB,PALO ALTO,CA 94301
基金
加拿大自然科学与工程研究理事会;
关键词
D O I
10.1109/4.509850
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an analytical model for the access and cycle times of on-chip direct-mapped and set-associative caches. The inputs to the model are the cache size, block size, and associativity, as well as array organization and process parameters. The model gives estimates that are within 6% of Hspice results for the circuits we have chosen. This model extends previous models and fixes many of their major shortcomings. New features include models for the tag array, comparator, and multiplexor drivers, nonstep stage input slopes, rectangular stacking of memory subarrays, a transistor-level decoder model, column-multiplexed bitlines controlled by an additional array organizational parameter, load-dependent size transistors for wordline drivers, and output of cycle times as well as access times. Software implementing the model is available via ftp.
引用
收藏
页码:677 / 688
页数:12
相关论文
共 9 条
  • [1] A 2-NS CYCLE, 3.8-NS ACCESS 512-KB CMOS ECL SRAM WITH A FULLY PIPELINED ARCHITECTURE
    CHAPPELL, TI
    CHAPPELL, BA
    SCHUSTER, SE
    ALLAN, JW
    KLEPNER, SP
    JOSHI, RV
    FRANCH, RL
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (11) : 1577 - 1585
  • [2] Horowitz M. A., 1983, SEL83003 STANF U
  • [3] JOHNSON M, 1990, EE371 STANF U
  • [4] JOUPPI NP, 1994, CONF PROC INT SYMP C, P34
  • [5] AN AREA MODEL FOR ON-CHIP MEMORIES AND ITS APPLICATION
    MULDER, JM
    QUACH, NT
    FLYNN, MJ
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (02) : 98 - 106
  • [6] PROEBSTING RJ, 1987, POST CHARGE LOGIC PE
  • [7] Rubinstein J., 1983, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, VCAD-2, P202, DOI 10.1109/TCAD.1983.1270037
  • [8] AN ANALYTICAL ACCESS TIME MODEL FOR ON-CHIP CACHE MEMORIES
    WADA, T
    RAJAN, S
    PRZYBYLSKI, SA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (08) : 1147 - 1156
  • [9] WILTON SE, 1994, 935 DIG EQ CORP W RE