Bitline GND sensing technique for low-voltage operation FeRAM

被引:19
作者
Kawashima, S [1 ]
Endo, T [1 ]
Yamamoto, A [1 ]
Nakabayashi, K [1 ]
Nakazawa, M [1 ]
Morita, K [1 ]
Aoki, M [1 ]
机构
[1] Fujitsu Labs Ltd, Tokyo 1990833, Japan
关键词
amplifiers; ferroelectric memories; low voltage; plate line; wordline;
D O I
10.1109/4.997852
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this sensing technique, pMOS charge transfer maintains the bitline level near the GND when the plate line goes high. It gives 0.5-V higher readout voltages across the cell capacitors and enables a 0.4-V higher differential amplitude in a 512-cell per bitline structure compared with the conventional high-impedance bitline sensing technique. Using the shifted bias plate line layout, only eight cells and eight sense amplifiers per cell mat are activated, and simulations show 8.06 mW at 3 V and 5 MHz, which is about the same power consumption as the conventional device.
引用
收藏
页码:592 / 598
页数:7
相关论文
共 7 条
[1]   PULSE MEASUREMENTS ON FERROELECTRIC CAPACITORS SIMULATING MEMORY SWITCHING [J].
DORMANS, GJM ;
LARSEN, PK .
APPLIED PHYSICS LETTERS, 1994, 65 (26) :3326-3328
[2]  
KRAUS W, 1998, S VLSI CIRC JUN, P245
[3]  
Sasagawa R., 1999, 1999 Symposium on VLSI Circuits. Digest of Papers (IEEE Cat. No.99CH36326), P95, DOI 10.1109/VLSIC.1999.797248
[4]   A survey of circuit innovations in ferroelectric random-access memories [J].
Sheikholeslami, A ;
Gulak, PG .
PROCEEDINGS OF THE IEEE, 2000, 88 (05) :667-689
[5]   A pulse-based, parallel-element macromodel for ferroelectric capacitors [J].
Sheikholeslami, A ;
Gulak, PG ;
Takauci, H ;
Tamura, H ;
Yoshioka, H ;
Tamura, T .
IEEE TRANSACTIONS ON ULTRASONICS FERROELECTRICS AND FREQUENCY CONTROL, 2000, 47 (04) :784-791
[6]  
SUMI T, 1995, ISSCC DIG TECH PAP I, V38, P70, DOI 10.1109/ISSCC.1995.535280
[7]  
YAMADA J, 2000, ISSCC, P270