A CCD/CMOS focal-plane array edge detection processor implementing the multiscale veto algorithm

被引:9
作者
McIlrath, LD [1 ]
机构
[1] MIT,ARTIFICIAL INTELLIGENCE LAB,CAMBRIDGE,MA 02139
基金
美国国家科学基金会;
关键词
D O I
10.1109/4.535407
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A prototype 32 x 32 array processor fabricated in 2-mu m charge coupled devices (CCD)/CMOS technology implementing the multiscale veto edge detection algorithm is presented, In this algorithm, differences between pixel values are computed in the original image, as well as after applying a series of smoothing filters of varying spatial scales, An edge exists between two pixels only if the magnitude of their difference is greater than a given threshold for all levels of smoothing tested, This algorithm maps particularly well to implementation as a focal plane processor as it requires only nearest neighbor communication, The CCD array performs the functions of image acquisition, charge loading and removal, and image smoothing, Analog circuits between each pair of pixels in the array compute the absolute value of difference between neighboring values and compare it to a global threshold, These circuits have been designed to allow reliable discrimination of differences from similar to 3.1% to similar to 10.1% of full scale range and thus meet the performance requirements of many machine vision applications.
引用
收藏
页码:1239 / 1247
页数:9
相关论文
共 10 条
[1]   THE MULTISCALE VETO MODEL - A 2-STAGE ANALOG NETWORK FOR EDGE-DETECTION AND IMAGE-RECONSTRUCTION [J].
DRON, L .
INTERNATIONAL JOURNAL OF COMPUTER VISION, 1993, 11 (01) :45-61
[2]  
Glasser L. A., 1985, DESIGN ANAL VLSI CIR
[3]  
GOTTARDI M, 1993, IEEE INT SOL STAT CI, P194
[4]  
GRUSS A, 1991, J SOLID STATE CIRCUI, V26, P184
[5]   A 40X40 CCD/CMOS ABSOLUTE-VALUE-OF-DIFFERENCE PROCESSOR FOR USE IN A STEREO VISION SYSTEM [J].
HAKKARAINEN, JM ;
LEE, HS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (07) :799-807
[6]  
HARRIS JG, 1989, ANALOG VLSI IMPLEMEN, P27
[7]   A CCD CMOS-BASED IMAGER WITH INTEGRATED FOCAL PLANE SIGNAL-PROCESSING [J].
KEAST, CL ;
SODINI, CG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (04) :431-437
[8]  
Mead C, 1989, ANALOG VLSI NEURAL S
[9]  
UMMINGER CB, 1995, IEEE INT SOL STAT CI, P156
[10]   CMOS RESISTIVE FUSES FOR IMAGE SMOOTHING AND SEGMENTATION [J].
YU, PC ;
DECKER, SJ ;
LEE, HS ;
SODINI, CG ;
WYATT, JL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :545-553