Fast and exact simultaneous gate and wire sizing by Lagrangian relaxation

被引:129
作者
Chen, CP [1 ]
Chu, CCN [1 ]
Wong, DF [1 ]
机构
[1] Univ Texas, Dept Comp Sci, Austin, TX 78712 USA
关键词
gate sizing; interconnect; Lagrangian relaxation; performance optimization; wire sizing;
D O I
10.1109/43.771182
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper considers simultaneous gate and wire sizing for general ver,y large scale integrated (VLSI) circuits under the Elmore delay-model. We present a fast and exact algorithm which can minimize total area subject to maximum delay bound. The algorithm can be easily modified to give exact algorithms for optimizing several other objectives (e,g,, minimizing maximum delay or minimizing total area subject to arrival time specifications at all inputs and outputs). No pre,previous algorithm for simultaneous gate and wire sizing can guarantee exact solutions for general circuits. Our algorithm is an iterative one with a guarantee on convergence to global optimal solutions. It is based on Lagrangian relaxation and "one-gate/wire-at-a-time" greedy optimizations, and is extremely economical and fast. For example, we can optimize a circuit Kith 27 648 gates and wires in 11.53 min using under 23 Mbytes memory on a PC with a 333-MHz Pentium II processor.
引用
收藏
页码:1014 / 1025
页数:12
相关论文
共 25 条
[1]  
Bazaraa M.S., 2013, Nonlinear Programming-Theory and Algorithms, V3rd
[2]  
CHEN CP, 1996, P IEEE ISCAS, V4, P412
[3]  
CHEN CP, 1996, P IEEE INT C COMP AI, P38
[4]  
CHU C, 1998, P INT S PHYS DES, P39
[5]  
CIRIT MA, 1987, P ACM IEEE DES AUT C, P121
[6]  
CONG J, 1996, P IEEE INT C COMP AI, P181
[7]  
CONG J, 1994, P INT C COMP AID DES, P206
[8]   OPTIMAL WIRESIZING UNDER ELMORE DELAY MODEL [J].
CONG, JJS ;
LEUNG, KS .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (03) :321-336
[9]  
Duffin R.J., 1967, Geometric Programming-Theory and Applications, VQA264