An experimentally validated analytical model for gate line-edge roughness (LER) effects on technology scaling

被引:159
作者
Díaz, CH [1 ]
Tao, HJ [1 ]
Ku, YC [1 ]
Yen, A [1 ]
Young, K [1 ]
机构
[1] Taiwan Semicond Mfg Co, R&D, Hsinchu 300, Taiwan
关键词
CMOS gate patterning; line-edge roughness; lithography;
D O I
10.1109/55.924844
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This letter introduces an analytical model to represent line-edge roughness (LER) effects on both off-state leakage and drive current for sub-100-nm devices. The model partitions a given device into small unit cells along its width, each unit cell assumes a constant gate length (i.e., cell's width is small compared to LER spatial frequency). Gn analytical model is used to represent saturated threshold voltage dependency on the unit cell's gate length. Using this technique, an efficient and accurate model for LER effects (through Vt, variations) on off-state leakage and drive current is proposed and experimentally validated using 193 and 248 lithography for devices with 80-nm nominal gate lengths. Assuming that the deviation from the ideal 0-LER case remains constant from generation to generation, the model predicts that 3 nm or less LER is required for 50-60-nm state-of-the-art devices in the 0.1-mum technology node. Based on data presented, we suggest that the LER requirement for this technology node is attainable with an alternated phase-shift type of patterning process.
引用
收藏
页码:287 / 289
页数:3
相关论文
共 5 条
[1]  
DIAZ CH, 1999, COMMUNICATION APR
[2]   THRESHOLD VOLTAGE MODEL FOR DEEP-SUBMICROMETER MOSFETS [J].
LIU, ZH ;
HU, CM ;
HUANG, JH ;
CHAN, TY ;
JENG, MC ;
KO, PK ;
CHENG, YC .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1993, 40 (01) :86-95
[3]   Modeling line edge roughness effects in sub 100 nanometer gate length devices [J].
Oldiges, P ;
Lin, QH ;
Petrillo, K ;
Sanchez, M ;
Ieong, M ;
Hargrove, M .
2000 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2000, :131-134
[4]  
*SEM IND ASS, 1999, INT TECHN ROADM SEM, P86
[5]   A 0.13 μm CMOS technology with 193 nm lithography and Cu/low-k for high performance applications [J].
Young, KK ;
Wu, SY ;
Wu, CC ;
Wang, CH ;
Lin, CT ;
Cheng, JY ;
Chiang, M ;
Chen, SH ;
Lo, TC ;
Chen, YS ;
Chen, JH ;
Chen, LJ ;
Hou, SY ;
Liaw, JJ ;
Chang, TE ;
Hou, CS ;
Shih, J ;
Jeng, SM ;
Hsieh, HC ;
Ku, Y ;
Yen, T ;
Tao, H ;
Chao, LC ;
Shue, S ;
Jang, SM ;
Ong, TC ;
Yu, CH ;
Liang, MS ;
Diaz, CH ;
Sun, JYC .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :563-566