Low-power system-level design of VLSI packet switching fabrics

被引:17
作者
Wassal, AG [1 ]
Hasan, MA [1 ]
机构
[1] Univ Waterloo, Dept Elect & Comp Engn, Waterloo, ON N2L 3G1, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
D-BMAP model; design framework; integer nonlinear optimization; low power; packet switching fabrics; system level;
D O I
10.1109/43.924826
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
System-level design of packet switching fabrics focuses on performance metrics and rarely considers the physical requirements that are usually addressed later at the circuit-level, However, low-power dissipation has become a major requirement in such fabrics dictated by the requirements of emerging applications and by the recent advances in fabrication and VLSI technologies. This paper proposes a framework for system-level design of packet switching fabrics that integrates performance specifications along with physical requirements and constraints. Moreover, realistic traffic models are used to derive the transition activity and the packet arrival and departure events needed for power estimation. physical requirements are defined by an architectural model for power dissipation based on the stochastic traffic model, models for silicon area, chip count, and input-output pins, which provide a complete system-level specification of the fabric, Performance constraints are also derived from the stochastic traffic model. This framework formulates and solves the power optimization problem subject to those physical and performance constraints as an integer nonlinear optimization problem. The results obtained emphasize the importance of traffic-driven system-level optimization and show the efficiency of this framework as a system-level design space exploration tool.
引用
收藏
页码:723 / 738
页数:16
相关论文
共 37 条
[1]   Matrix-geometric solutions of M/G/1-Type Markov chains: A unifying generalized state-space approach [J].
Akar, N ;
Oguz, NC ;
Sohraby, K .
IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1998, 16 (05) :626-639
[2]   SURVEY OF ATM SWITCH ARCHITECTURES [J].
AWDEH, RY ;
MOUFTAH, HT .
COMPUTER NETWORKS AND ISDN SYSTEMS, 1995, 27 (12) :1567-1613
[3]  
Bakoglu H., 1990, CIRCUITS INTERCONNEC
[4]   Modelling discrete optimisation problems in constraint logic programming [J].
Barth, P ;
Bockmayr, A .
ANNALS OF OPERATIONS RESEARCH, 1998, 81 (0) :467-495
[5]  
Barth P., 1995, Technical report MPI-I-95-2-003
[6]  
BLONDIA C, 1993, BELGIAN J OPERATIONS, V32, P3
[7]   Adaptive least mean square behavioral power modeling [J].
Bogliolo, A ;
Benini, L ;
DeMicheli, G .
EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, :404-410
[8]   Robust RTL power macromodels [J].
Bogliolo, A ;
Benini, L .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (04) :578-581
[9]  
COPPO P, 1992, P IEEE INFOCOM, P446
[10]  
Gupta S, 1997, DES AUT CON, P365, DOI 10.1145/266021.266171