共 40 条
[32]
SIVAKUMAR K, 2004, P ICMENS, P41
[33]
Performance analysis of carbon nanotube interconnects for VLSI applications
[J].
ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS,
2005,
:383-390
[34]
Tschanz J, 2003, ISSCC DIG TECH PAP I, V46, P102
[35]
A non-volatile nanoelectromechanical memory element utilizing a fabric of carbon nanotubes
[J].
2004 NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM, PROCEEDINGS,
2004,
:34-38
[38]
A 6GHz, 16Kbytes L1 cache in a 100nm Dual-VT technology using a bitline leakage reduction (BLR) technique
[J].
2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS,
2002,
:50-51
[39]
2005, EMERGING RES DEVICES
[40]
2005, PROCESS INTEGRATION