Hybridization of CMOS with CNT-Based nano-electromechanical switch for low leakage and robust circuit design

被引:22
作者
Chakraborty, Raja Subhra [1 ]
Narasimhan, Seetharam [1 ]
Bhunia, Swarup [1 ]
机构
[1] Case Western Reserve Univ, Dept Elect Engn & Comp Sci, Cleveland, OH 44106 USA
关键词
bitline leakage; CMOS logic circuits; CMOS memory circuits; nano-electromechanical switch (NEMS); leakage reduction;
D O I
10.1109/TCSI.2007.907828
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Exponential increase in leakage power has emerged as a major barrier to technology scaling. Existing circuit techniques for leakage reduction either suffer from reduced effectiveness at nanometer technologies or affect performance and gate-oxide reliability. In this paper, we propose application of a specific carbon nanotube (CNT)-based nano-electromechanical switch as a leakage-control structure in logic and memory circuits. In case of memory circuits, we demonstrate that the proposed hybridization can be employed to reduce both cell leakage and bitline leakage, thereby improving the read noise margin as well. Due to the unique electromechanical properties of CNTs, these switches have high current-carrying capacity, extremely low leakage current, and low operating voltages. Moreover, they can act as nonvolatile memory elements, which can be exploited for data retention of important registers and latches during power down. Simulation results for a set of benchmark circuits show that we can obtain several orders of magnitude improvement in leakage saving in logic circuits at iso-performance compared to existing multi-threshold CMOS technique. In memory circuits, simulations show similar to 19 x reduction in standby leakage and similar to 55 x reduction in bitline leakage compared with the best existing techniques.
引用
收藏
页码:2480 / 2488
页数:9
相关论文
共 40 条
[31]   A 1-V high-speed MTCMOS circuit scheme for power-down application circuits [J].
Shigematsu, S ;
Mutoh, S ;
Matsuya, Y ;
Tanabe, Y ;
Yamada, J .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (06) :861-869
[32]  
SIVAKUMAR K, 2004, P ICMENS, P41
[33]   Performance analysis of carbon nanotube interconnects for VLSI applications [J].
Srivastava, N ;
Banerjee, K .
ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, :383-390
[34]  
Tschanz J, 2003, ISSCC DIG TECH PAP I, V46, P102
[35]   A non-volatile nanoelectromechanical memory element utilizing a fabric of carbon nanotubes [J].
Ward, JW ;
Meinhold, M ;
Segal, BM ;
Berg, J ;
Sen, R ;
Sivarajan, R ;
Brock, DK ;
Rueckes, T .
2004 NON-VOLATILE MEMORY TECHNOLOGY SYMPOSIUM, PROCEEDINGS, 2004, :34-38
[36]   Reliability and current carrying capacity of carbon nanotubes [J].
Wei, BQ ;
Vajtai, R ;
Ajayan, PM .
APPLIED PHYSICS LETTERS, 2001, 79 (08) :1172-1174
[37]   Design and optimization of dual-threshold circuits for low-voltage low-power applications [J].
Wei, LQ ;
Chen, ZP ;
Roy, K ;
Johnson, MC ;
Ye, YB ;
De, VK .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (01) :16-24
[38]   A 6GHz, 16Kbytes L1 cache in a 100nm Dual-VT technology using a bitline leakage reduction (BLR) technique [J].
Ye, YB ;
Khellah, M ;
Somasekhar, D ;
Farhang, A ;
De, VV .
2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, :50-51
[39]  
2005, EMERGING RES DEVICES
[40]  
2005, PROCESS INTEGRATION