An integrated layout-synthesis approach for analog ICs

被引:71
作者
Castro-Lopez, Rafael [1 ,2 ]
Guerra, O. [1 ,2 ]
Roca, E. [1 ,2 ]
Fernandez, F. V. [1 ,2 ]
机构
[1] CSIC, CNM, IMSE, Seville 41012, Spain
[2] Univ Seville, Seville 41004, Spain
关键词
analog integrated circuit (IC); design automation; floorplan sizing; layout parasitics; layout-aware synthesis;
D O I
10.1109/TCAD.2008.923417
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 [计算机科学与技术];
摘要
In analog integrated circuit design, iterations between electrical and physical syntheses to counterbalance layout-induced performance degradations should be avoided as much as possible. One possible solution involves the integration of traditionally separated electrical and physical synthesis phases by including layout-induced effects right into the electrical synthesis phase in what has been called parasitic-aware synthesis. This solution, as such, is not yet complete since there are geometric requirements (minimization of area or fulfillment of certain layout aspect ratio, among others) whose effects on the resulting parasitics are not usually considered during the electrical synthesis. In this paper, a layout-aware solution for analog cells that tackles both geometric and parasitic-aware electrical synthesis is proposed. Several design examples are provided.
引用
收藏
页码:1179 / 1189
页数:11
相关论文
共 35 条
[1]
Agarwal A, 2004, DES AUT CON, P145
[2]
[Anonymous], 1999, ANALOG LAYOUT GENERA
[3]
[Anonymous], INT TECHNOLOGY ROADM
[4]
[Anonymous], 1999, Top-Down Design of High-Performance Sigma-Delta Modulators
[5]
Bhattacharya S, 2005, DES AUT CON, P644
[6]
Multilevel symmetry-constraint generation for retargeting large analog layouts [J].
Bhattacharya, Sambuddha ;
Jangkrajamg, Nuttom ;
Shi, C-J. Richard .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2006, 25 (06) :945-960
[7]
BRENT PR, 1970, ALGORITHMS MINIMIZAT
[8]
*CAD DES SYST INC, 2000, SKILL LANG REF
[9]
Generation of technology-independent retargetable analog blocks [J].
Castro-López, R ;
Fernández, FV ;
Medeiro, F ;
Rodríguez-Vázquez, A .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2002, 33 (02) :157-170
[10]
CHANG H, 1997, TOP DOWN CONSTRAINT