Modelling and application of fully depleted SOI MOSFETs for low voltage, low power analogue CMOS circuits

被引:47
作者
Flandre, D
Ferreira, LF
Jespers, PGA
Colinge, JP
机构
[1] Lab. de Microélectronique, Univ. Catholique de Louvain, B-1348 Louvain-la-Neuve
关键词
D O I
10.1016/0038-1101(95)00167-0
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Transistor models which reproduce the superior device characteristics of fully depleted silicon-on-insulator (SOI) MOSFETs and which are efficient for the design of analogue CMOS circuits are discussed and validated. These analogue models are then used to investigate the significant performance improvement that several basic analogue cells can achieve when optimized in fully depleted SOI CMOS, rather than in bulk CMOS technology. Experimental verifications support this original demonstration of the great potential of fully depleted SOI CMOS for low voltage, low power analogue applications.
引用
收藏
页码:455 / 460
页数:6
相关论文
共 20 条