Packaging alternatives to large silicon chips: Tiled silicon on MCM and PWB substrates

被引:18
作者
George, AG [1 ]
Krusius, JP [1 ]
Granitz, RF [1 ]
机构
[1] CORNELL UNIV, ITHACA, NY 14850 USA
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING | 1996年 / 19卷 / 04期
关键词
single chip package; multichip module; wiring; escape; solder ball array; partitioning; cost;
D O I
10.1109/96.544360
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Recent advances in area array chip bonding combined with the availability of high density substrates facilitate novel approaches to partitioning future systems, We examine one such new paradigm here: tiled silicon, in which system integration is achieved by thing a set of chips together using area bonding on high density substrates rather than by pursuing single chip integration, We simulate the partitioning of large silicon/complementary metal-oxide-semiconductor (Si/CMOS) chips into tiled arrays of silicon chips, including in the analysis wiring lengths, electrical interconnect issues, I/O requirements, including drivers and electrostatic discharge (ESD) protection, wiring capacity, floorplans, wiring demand, escape, manufacturing yield, cost, and other electrical and thermal issues, Partitions are assumed to be interconnected via random logic, bus or memory type net topologies, Our results clearly show that it is possible to effectively the silicon chips, when they are connected by reduced Rent exponent random logic, busses, or memory type net topologies, Systems with high interconnect demand, and thus little or no functional integration, cannot be tiled because of problems with larger chip real estate for drivers for off-chip lines and off-chip wiring capacity.
引用
收藏
页码:699 / 708
页数:10
相关论文
共 8 条
  • [1] BERTRAM WJ, 1988, VLSI TECHNOLOGY, P612
  • [2] CHIRLIAN PM, 1967, INTEGRATED ACTIVE NE
  • [3] Donath W. E., 1979, IEEE Transactions on Circuits and Systems, VCAS-26, P272, DOI 10.1109/TCS.1979.1084635
  • [4] PERFORMANCE, WIREABILITY, AND COOLING TRADEOFFS FOR PLANAR AND 3-D PACKAGING ARCHITECTURES
    GEORGE, G
    KRUSIUS, JP
    [J]. IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY PART B-ADVANCED PACKAGING, 1995, 18 (02): : 339 - 345
  • [5] GEORGE G, 1995, ECTC, P608
  • [6] JOHNSON B, 1991, SPICE3 VERSION 3E US
  • [7] EQUATIONS FOR ESTIMATING WIRE LENGTH IN VARIOUS TYPES OF 2-D AND 3-D SYSTEM PACKAGING STRUCTURES
    MASAKI, A
    YAMADA, M
    [J]. IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1987, 10 (02): : 190 - 198
  • [8] PENCE W, 1989, PRINCIPLES ELECT PAC, P918