A Processor Power Management Scheme for Handheld Systems Considering Off-Chip Contributions

被引:21
作者
Choi, Jinuk [1 ]
Cha, Hojung [2 ]
机构
[1] Intel Corp, Applicat Design Ctr, Seoul 150705, South Korea
[2] Yonsei Univ, Dept Comp Sci, Seoul 120749, South Korea
基金
新加坡国家研究基金会;
关键词
Dynamic power management (DPM); dynamic voltage scaling (DVS); handheld devices; processor power management; offloading; DYNAMIC VOLTAGE;
D O I
10.1109/TII.2010.2050330
中图分类号
TP [自动化技术、计算机技术];
学科分类号
080201 [机械制造及其自动化];
摘要
Processor power management in handheld devices is the primary technique for exploiting power reduction while ensuring performance. Modern mobile devices require high performance at the system level to decode high-bitrate multimedia. For this reason, processor offloading using off-chip controllers is commonly exercised in this field. However, current power management techniques do not fully consider the offloading architecture. We propose a scheme to achieve power reduction through an empirical method, which detects and classifies off-chip usages, in addition to combining dynamic voltage scaling (DVS) with dynamic power management (DPM). We experimented with the proposed technique in a real hardware environment and achieved up to a 37% power reduction compared with previous schemes.
引用
收藏
页码:255 / 264
页数:10
相关论文
共 20 条
[1]
*AMD, 2009, AMD POWERNOW TECHN O
[2]
[Anonymous], 2004, 301170001 INT
[3]
*ARM, 1999, 011A ARM IHI
[4]
BROWN L, 2006, P LIN S 2006 OTT CAN, V1, P127
[5]
Memory-aware dynamic voltage scaling for multimedia applications [J].
Choi, J ;
Cha, H .
IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2006, 153 (02) :130-136
[6]
Off-chip latency-driven dynamic voltage and frequency scaling for an MPEG decoding [J].
Choi, K ;
Soma, R ;
Pedram, M .
41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, :544-549
[7]
DHIMAN G, 2008, P WORKSH POW AW COMP
[8]
*INT, 2008, 319537001US INT
[9]
*INT, 2008, 320264 INT
[10]
*INT, 2009, INT PXA270 PROC EMB