Modeling of tunneling P/E for nanocrystal memories

被引:30
作者
Compagnoni, CM [1 ]
Ielmini, D
Spinelli, AS
Lacaita, AL
机构
[1] Politecn Milan, Dipartimento Elettron & Informaz, I-20133 Milan, Italy
[2] CNR, INF, I-20133 Milan, Italy
关键词
flash memories; nanocrystal (NC) memories; semiconductor device modeling tunneling;
D O I
10.1109/TED.2005.845150
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a detailed study of the program/erase (P/E) dynamics under uniform tunneling for, nanocrystal (NC) memories. Calculating the potential profile and the tunneling currents across the dielectric barriers, we evaluate NC charging and discharging transients during P/E operations. The calculated P/E windows and times compare well with experimental data for memory cells with different oxide thicknesses. The model accounts for the typical features of threshold voltage (V-T) shift as a function of applied gate voltage, and can be used as a valuable tool for optimizing the cell geometry and parameters for maximum performance.
引用
收藏
页码:569 / 576
页数:8
相关论文
共 26 条
[1]  
[Anonymous], IEDM
[2]   NROM™ -: a new technology for non-volatile memory products [J].
Bloom, I ;
Pavan, P ;
Eitan, B .
SOLID-STATE ELECTRONICS, 2002, 46 (11) :1757-1763
[3]   Design considerations in scaled SONOS nonvolatile memory devices [J].
Bu, JK ;
White, MH .
SOLID-STATE ELECTRONICS, 2001, 45 (01) :113-120
[4]   A TRUE SINGLE-TRANSISTOR OXIDE-NITRIDE-OXIDE EEPROM DEVICE [J].
CHAN, TY ;
YOUNG, KK ;
HU, CM .
IEEE ELECTRON DEVICE LETTERS, 1987, 8 (03) :93-95
[5]  
Cho MK, 2000, IEEE ELECTR DEVICE L, V21, P399
[6]  
Compagnoni CM, 2003, 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, P549
[7]   Nanocrystal nonvolatile memory devices [J].
De Blauwe, J .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2002, 1 (01) :72-77
[8]  
De Salvo B, 2003, 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, P597
[9]   Experimental and theoretical investigation of nano-crystal and nitride-trap memory devices [J].
De Salvo, B ;
Ghibaudo, G ;
Pananakakis, G ;
Masson, P ;
Baron, T ;
Buffet, N ;
Fernandes, A ;
Guillaumot, B .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (08) :1789-1799
[10]   NROM: A novel localized trapping, 2-bit nonvolatile memory cell [J].
Eitan, B ;
Pavan, P ;
Bloom, I ;
Aloni, E ;
Frommer, A ;
Finzi, D .
IEEE ELECTRON DEVICE LETTERS, 2000, 21 (11) :543-545