FPGA implementation of self organizing map with digital phase locked loops

被引:43
作者
Hikawa, H [1 ]
机构
[1] Oita Univ, Dept Comp Sci & Intelligent Syst, Oita 8701192, Japan
关键词
D O I
10.1016/j.neunet.2005.06.012
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The self-organizing map (SOM) has found applicability in a wide range of application areas. Recently new SOM hardware with phase modulated pulse signal and digital phase-locked loops (DPLLs) has been proposed (Hikawa, 2005). The system uses the DPLL as a computing element since the operation of the DPLL is very similar to that of SOM's computation. The system also uses square waveform phase to hold the value of the each input vector element. This paper discuss the hardware implementation of the DPLL SOM architecture. For effective hardware implementation, some components are redesigned to reduce the circuit size. The proposed SOM architecture is described in VHDL and implemented on field programmable gate array (FPGA). Its feasibility is verified by experiments. Results show that the proposed SOM implemented on the FPGA has a good quantization capability, and its circuit size very small. (c) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:514 / 522
页数:9
相关论文
共 10 条
[1]  
[Anonymous], P 1990 INT JOINT C N
[2]   IP core implementation of a self-organizing neural network [J].
Hendry, DC ;
Duncan, AA ;
Lightowler, N .
IEEE TRANSACTIONS ON NEURAL NETWORKS, 2003, 14 (05) :1085-1096
[3]   A new digital pulse-mode neuron with adjustable activation function [J].
Hikawa, H .
IEEE TRANSACTIONS ON NEURAL NETWORKS, 2003, 14 (01) :236-242
[4]  
HIKAWA H, 1986, P IEEE ISCAS86, P589
[5]  
HIKAWA H, 2005, C CDROM P IJCNN2005
[6]   Pattern recognition via synchronization in phase-locked loop neural networks [J].
Hoppensteadt, FC ;
Izhikevich, EM .
IEEE TRANSACTIONS ON NEURAL NETWORKS, 2000, 11 (03) :734-738
[7]  
Kohonen T, 2001, SPRINGER SERIES INFO, V30
[8]   A massively parallel architecture for self-organizing feature maps [J].
Porrmann, M ;
Witkowski, U ;
Rückert, U .
IEEE TRANSACTIONS ON NEURAL NETWORKS, 2003, 14 (05) :1110-1121
[9]  
SIEMON HP, 1990, INTERNATIONAL NEURAL NETWORK CONFERENCE, VOLS 1 AND 2, P643
[10]  
TAMUKOH H, 2004, SELF ORG MAP HARDWAR, P2683