Imprint lithography for integrated circuit fabrication

被引:101
作者
Resnick, DJ [1 ]
Dauksher, WJ
Mancini, D
Nordquist, KJ
Bailey, TC
Johnson, S
Stacey, N
Ekerdt, JG
Willson, CG
Sreenivasan, SV
Schumaker, N
机构
[1] Motorola Labs, Phys Sci Res Labs, Tempe, AZ 85284 USA
[2] Univ Texas, Texas Mat Inst, Austin, TX 78712 USA
[3] Mol Imprints, Austin, TX 78712 USA
来源
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B | 2003年 / 21卷 / 06期
关键词
D O I
10.1116/1.1618238
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The escalating cost for next generation lithography (NGL) tools is, driven in part by the need for complex sources and optics. The cost for A single NGL tool could exceed $50M in the next few years, a prohibitive number for many companies. As a result, several researchers are looking at low cost alternative methods for printing sub-100 nm features. In the mid-1990's, several research groups started investigating different methods for imprinting small features.' Many of these methods, although very effective at printing small features across an entire wafer, are limited in their ability to do precise overlay. In 1999, Colburn et al. [Proc. SPIE 379 (1999)] discovered that imprinting could be done at low pressures and at room temperatures by using low viscosity UV curable monomers. The technology is typically referred to as step and flash imprint lithography. The use of a quartz template enabled the photocuring process to occur and also opened up the potential for optical alignment of the wafer and template. This article traces the development of nanoimprint lithography and addresses the issues that must be solved if this type of technology is to be applied to high-density silicon integrated circuitry. (C) 2003 American Vacuum Society.
引用
收藏
页码:2624 / 2631
页数:8
相关论文
共 22 条
[1]   Template fabrication schemes for step and flash imprint lithography [J].
Bailey, TC ;
Resnick, DJ ;
Mancini, D ;
Nordquist, KJ ;
Dauksher, WJ ;
Ainley, E ;
Talin, A ;
Gehoski, K ;
Baker, JH ;
Choi, BJ ;
Johnson, S ;
Colburn, M ;
Meissl, M ;
Sreenivasan, SV ;
Ekerdt, JG ;
Willson, CG .
MICROELECTRONIC ENGINEERING, 2002, 61-2 :461-467
[2]  
CHOI BJ, 2000, 14145 DETC20007ECH A
[3]  
CHOI BJ, 1999, P ASPE 1999 ANN M
[4]   Nanoimprint lithography [J].
Chou, SY ;
Krauss, PR ;
Renstrom, PJ .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1996, 14 (06) :4129-4133
[5]   Characterization and modeling of volumetric and mechanical properties for step and flash imprint lithography photopolymers [J].
Colburn, M ;
Suez, I ;
Choi, BJ ;
Meissl, M ;
Bailey, T ;
Sreenivasan, SV ;
Ekerdt, JG ;
Willson, CG .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2001, 19 (06) :2685-2689
[6]   Step and flash imprint lithography: A new approach to high-resolution patterning [J].
Colburn, M ;
Johnson, S ;
Stewart, M ;
Damle, S ;
Bailey, T ;
Choi, B ;
Wedlake, M ;
Michaelson, T ;
Sreenivasan, SV ;
Ekerdt, J ;
Willson, CG .
EMERGING LITHOGRAPHIC TECHNOLOGIES III, PTS 1 AND 2, 1999, 3676 :379-389
[7]  
COLBURN M, 2001, SEMICOND SCI TECHNOL, V67
[8]   Characterization of and imprint results using indium tin oxide-based step and flash imprint lithography templates [J].
Dauksher, WJ ;
Nordquist, KJ ;
Mancini, DP ;
Resnick, DJ ;
Baker, JH ;
Hooper, AE ;
Talin, AA ;
Bailey, TC ;
Lemonds, AM ;
Sreenivasan, SV ;
Ekerdt, JG ;
Willson, CG .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2002, 20 (06) :2857-2861
[9]  
HOOPER AE, 2003, P NAN
[10]   Fabrication of multi-tiered structures on step and flash imprint lithography templates [J].
Johnson, S ;
Resnick, DJ ;
Mancini, D ;
Nordquist, K ;
Dauksher, WJ ;
Gehoski, K ;
Baker, JH ;
Dues, L ;
Hooper, A ;
Bailey, TC ;
Sreenivasan, SV ;
Ekerdt, JG ;
Willson, CG .
MICROELECTRONIC ENGINEERING, 2003, 67-8 :221-228