Partial simulation-driven ATPG for detection and diagnosis of faults in analog circuits

被引:3
作者
Chakrabarti, S [1 ]
Chatterjee, A [1 ]
机构
[1] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
来源
ICCAD - 2000 : IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN | 2000年
关键词
D O I
10.1109/ICCAD.2000.896532
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this paper, we propose a novel fault-oriented test generation methodology for detection and isolation of faults in analog circuits. Given the description of the circuit-under-test, the proposed test generator computes the optimal transient test stimuli in order to detect and isolate a given set of faults. It also computes the optimal set of test nodes to probe at, and the time instants to make measurements. The test generation program accommodates the effects introduced by component tolerances and measurement inaccuracy, and can be tailored to fit the signal generation capabilities of a hardware tester. Experimental results show that the proposed technique can be applied to generate transient tests for both linear and non-linear analog circuits of moderate complexity in reasonably less CPU time. This will significantly impact the test development costs for an analog circuit and will decrease the time-to-market of a product. Finally, the short duration and the easy-to-apply feature of the test stimuli will lead to significant reduction in production test costs.
引用
收藏
页码:562 / 567
页数:6
相关论文
共 14 条
[1]   FAULT-DIAGNOSIS OF ANALOG CIRCUITS [J].
BANDLER, JW ;
SALAMA, AE .
PROCEEDINGS OF THE IEEE, 1985, 73 (08) :1279-1325
[2]   Diagnostic test pattern generation for analog circuits using hierarchical models [J].
Chakrabarti, S ;
Chatterjee, A .
TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, :518-523
[3]  
Devarayanadurg G, 1995, 1995 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN, P627, DOI 10.1109/ICCAD.1995.480194
[4]   Modular fault simulation of mixed signal circuits with fault ranking by severity [J].
Gomes, AV ;
Voorakaranam, R ;
Chatterjee, A .
1998 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 1998, :341-348
[5]  
HAMIDA NB, 1993, P INT TEST C, P331
[6]   CONCERT: A concurrent transient fault simulator for nonlinear analog circuits [J].
Hou, JW ;
Chatterjee, A .
1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, :384-391
[7]  
LIN PM, 1985, CIRCUIT THEORY APPL
[8]  
MARLETT MJ, 1988, P IEEE INT TEST C, P839
[9]   DETECTION OF CATASTROPHIC FAULTS IN ANALOG INTEGRATED-CIRCUITS [J].
MILOR, L ;
VISVANATHAN, V .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1989, 8 (02) :114-130
[10]  
SLAMANI M, 1994, INTERNATIONAL TEST CONFERENCE 1994, PROCEEDINGS, P631, DOI 10.1109/TEST.1994.528008