STS-768 multiplexer with full-rate output data retimer in InPHBT

被引:13
作者
Hendarman, A [1 ]
Sovero, EA [1 ]
Witt, K [1 ]
Xu, X [1 ]
机构
[1] Vitesse Semicond Corp, Camarillo, CA 93021 USA
关键词
frequency divider; InP; multiplexing (MUX); STS-768; optical communication; phase-locked loop (PLL); voltage-controlled oscillator (VCO);
D O I
10.1109/JSSC.2003.815919
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 16:1 STS-768 multiplexer IC has been designed and fabricated using the Vitesse Semiconductor VIP-1 process. This IC is part of a complete chip-set solution for a 40-Gb/s STS-768 optical communication transceiver module. The multiplexer IC features a full-rate clock multiplication unit and a data retimer in the output stage to reduce duty-cycle distortion and jitter in the output data eye. Because of its strict timing requirements, this approach needs fast logic gates with a very low gate delay. The Vitesse VIP-1 process, with 150-GHz f(t) and 150-GHz f(max) heterojunction bipolar transistor, is an obvious choice to implement this IC. The multiplexer IC typically dissipates 3.6 W from -3.6-V and -5.2-V power supplies. This paper discusses the design and development of a 40-Gb/s 16:1 multiplexer IC including current-mode logic gate circuit design, divide-by-two, 40-GHz clock tree, voltage-controlled oscillator, clock multiplication unit, and output driver. Layout design and package design are also discussed due to their significant roles in the IC performance.
引用
收藏
页码:1497 / 1503
页数:7
相关论文
共 3 条
[1]   46 Gb/s DEMUX, 50 Gb/s MUX, and 30 GHz static frequency divider in silicon bipolar technology [J].
Felder, A ;
Moller, M ;
Popp, J ;
Bock, J ;
Rein, HM .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (04) :481-486
[2]  
Hendarman A, 2002, TG IEEE GAL ARS, P211, DOI 10.1109/GAAS.2002.1049062
[3]  
SOVERO EA, 2001, LAS EL OPT SOC LEOS