Turning silicon on its edge

被引:261
作者
Nowak, EJ [1 ]
Aller, I
Ludwig, T
Kim, K
Joshi, RV
Chuang, CT
Bernstein, K
Puri, R
机构
[1] IBM Corp, Microelect Div, Essex Jct, VT 05452 USA
[2] IBM Entwicklung GmbH, Boblingen, Germany
[3] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
来源
IEEE CIRCUITS & DEVICES | 2004年 / 20卷 / 01期
关键词
D O I
10.1109/MCD.2004.1263404
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Double-gate devices will enable the continuation of CMOS scaling after conventional scaling has stalled. DGCMOS/FinFET technology offers a tactical solution to the gate dielectric barrier and a strategic path for silicon scaling to the point where only atomic fluctuations halt further progress. The conventional nature of the processes required to fabricate these structures has enabled rapid experimental progress in just a few years. Fully integrated CMOS circuits have been demonstrated in a 180 nm foundry-compatible process, and methods for mapping conventional, planar CMOS product designs to FinFET have been developed. For both low-power and high-performance applications, DGCMOS-FinFET offers a most promising direction for continued progress in VLSI.
引用
收藏
页码:20 / 31
页数:12
相关论文
共 24 条
[1]  
ALLER I, P ISSCC 2003 SAN FR, P14
[2]   A spacer patterning technology for nanoscale CMOS [J].
Choi, YK ;
King, TJ ;
Hu, CM .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (03) :436-441
[3]  
CHOI YK, IEDM 2002 SAN FRANC, P259
[4]   Scaling planar silicon devices [J].
Chuang, CT ;
Bernstein, K ;
Joshi, RV ;
Puri, R ;
Kim, K ;
Nowak, EJ ;
Ludwig, T ;
Aller, I .
IEEE CIRCUITS & DEVICES, 2004, 20 (01) :6-19
[5]  
Cristoloveanu S., 2000, International Journal of High Speed Electronics and Systems, V10, P217, DOI 10.1016/S0129-1564(00)00026-X
[6]  
FRIED D, 2001, C DIG 59 DEV RES C N, P24
[7]  
GERNHOFER V, UNPUB FINGEN TOOL AU
[8]  
GUARINI KW, IEDM 2001 WASH DC, P425
[9]  
HERGENROTHER JM, IEDM 1999 WASH DC, P75
[10]  
HISAMOTO D, IEDM 1989 WASH DC, P833