Model reduction for PEEC models including retardation

被引:3
作者
Cullum, J [1 ]
Ruehli, AE [1 ]
Zhang, T [1 ]
机构
[1] IBM Corp, Div Res, TJ Watson Res Ctr, Yorktown Heights, NY 10598 USA
来源
ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING | 1998年
关键词
D O I
10.1109/EPEP.1998.734055
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Partial Element Equivalent Circuits (PEEC) are applied by many for modeling interconnects in packages. These models are suitable for a wide range of three-dimensional problems. When PEEC models are applied to large packages, large equivalent circuits are generated. Model reduction techniques for PEEC models have been proposed by several researchers but typically for problems where retardation is not important or where two-dimensional models suffice. In this paper we give a new model reduction procedure applicable to full wave PEEC models which include losses and retardation. We include two examples to demonstrate the application of this method.
引用
收藏
页码:287 / 290
页数:4
相关论文
共 9 条
[1]  
Chiprout E., 1994, ASYMPTOTIC WAVEFORM
[2]  
CULLUM J, 1998, MODEL REDUCTION PEEC
[3]   EFFICIENT LINEAR CIRCUIT ANALYSIS BY PADE-APPROXIMATION VIA THE LANCZOS PROCESS [J].
FELDMANN, P ;
FREUND, RW .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (05) :639-649
[4]  
MARQUES N, 1998, P DES AUT C SAN FRAN, V35
[5]   ASYMPTOTIC WAVE-FORM EVALUATION FOR TIMING ANALYSIS [J].
PILLAGE, LT ;
ROHRER, RA .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (04) :352-366
[6]  
PINELLO W, 1998, IMAPS ADV TECH WORKS
[7]   EQUIVALENT CIRCUIT MODELS FOR 3-DIMENSIONAL MULTICONDUCTOR SYSTEMS [J].
RUEHLI, AE .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1974, TT22 (03) :216-221
[8]  
RUEHLI AE, 1992, PACK INT OPT DES PAR
[9]  
Slone R. D., 1997, P IEEE INT S EL COMP, P608