共 22 条
- [1] Amrutur B., 1994, P S LOW POW EL OCT, P92
- [2] [Anonymous], 1990, CACHE MEMORY HIERARC
- [3] A 25-NS LOW-POWER FULL-CMOS 1-MBIT (128K X 8) SRAM [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (05) : 1078 - 1084
- [4] DATE S, 1994, P 1994 IEEE S LOW PO, P90
- [5] GEE J, 1993, IEEE MICRO AUG, P17
- [6] HENNESSY JL, 1993, COMPUTER ARCHITECTUR
- [8] *INT CORP, 1994, PENT PROC DAT BOOK
- [9] *INT CORP, 1993, PENT PROC US MAN, V2, P3
- [10] *INT CORP, 1992, INTEL386 SL MICR SUP