Energy optimization of multilevel cache architectures for RISC and CISC processors

被引:29
作者
Ko, U [1 ]
Balsara, T
Nanda, AK
机构
[1] Texas Instruments Inc, Dallas, TX 75266 USA
[2] Univ Texas, Dept Elect Engn, Richardson, TX 75083 USA
[3] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
cache architecture; high performance; low power; multilevel; processor;
D O I
10.1109/92.678891
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present the characterization and design of energy-efficient, on-chip cache memories. The characterization of power dissipation in on-chip cache memories reveals that the memory peripheral interface circuits and bit array dissipate comparable power. To optimize performance and power in a processor's cache, a multidivided module (MDM) cache architecture is proposed to conserve energy in the bit array as well as the memory peripheral circuits. Compared to a conventional, nondivided, 16-kB cache, the latency and power of the MDM cache are reduced by a factor of 1.9 and 4.6, respectively. Based on the MDM cache architecture, the energy efficiency of the complete memory hierarchy is analyzed with respect to cache parameters in a multilevel processor cache design. This analysis was conducted by executing the SPECint92 benchmark programs with the miss ratios for reduced instruction set computer (RISC) and complex instruction set computer (CISC) machines.
引用
收藏
页码:299 / 308
页数:10
相关论文
共 22 条
  • [1] Amrutur B., 1994, P S LOW POW EL OCT, P92
  • [2] [Anonymous], 1990, CACHE MEMORY HIERARC
  • [3] A 25-NS LOW-POWER FULL-CMOS 1-MBIT (128K X 8) SRAM
    CHU, ST
    DIKKEN, J
    HARTGRING, CD
    LIST, FJ
    RAEMAEKERS, JG
    BELL, SA
    WALSH, B
    SALTERS, RHW
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (05) : 1078 - 1084
  • [4] DATE S, 1994, P 1994 IEEE S LOW PO, P90
  • [5] GEE J, 1993, IEEE MICRO AUG, P17
  • [6] HENNESSY JL, 1993, COMPUTER ARCHITECTUR
  • [7] A CASE FOR DIRECT-MAPPED CACHES
    HILL, MD
    [J]. COMPUTER, 1988, 21 (12) : 25 - 40
  • [8] *INT CORP, 1994, PENT PROC DAT BOOK
  • [9] *INT CORP, 1993, PENT PROC US MAN, V2, P3
  • [10] *INT CORP, 1992, INTEL386 SL MICR SUP