A low-voltage sample-and-hold circuit in standard CMOS technology operating at 40 ms/s

被引:31
作者
Baschirotto, A [1 ]
机构
[1] Univ Lecce, Dipartimento Ingn Innovaz, I-73100 Lecce, Italy
来源
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING | 2001年 / 48卷 / 04期
关键词
low-voltage; sample-and-hold; switched-capacitor circuits;
D O I
10.1109/82.933801
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The problem of realizing low-voltage SC circuits is addressed. The case of using standard CMOS technology without on-chip multiplication is focused. In this situation, a tradeoff between a high sampling; frequency and a large output swing is present. In fact the switched-op-amp technique guarantees rail-to-rail output swing but at a low (<4 MHz) sampling frequency. The use of standard structures at a reduced output swing allows one to operate at a much higher sampling frequency (approximate to 40 MHz), This concept is demonstrated here with experimental results from a 1.2-V 600-muW SC double-sampled pseudodifferential sample-and-hold (S&H) circuit realized in a standard 0.5-mum CMOS technology without using an on-chip voltage multiplier. With a 600-mVpp signal at 2 MHz using a 40-MHz sampling frequency, the sample-and-hold exhibits a total harmonics distortion better than -50 dB and a CMR better than - 40 dB,
引用
收藏
页码:394 / 399
页数:6
相关论文
共 15 条
[1]  
ABO A, 1998, VLSI S
[2]  
ADACHI T, IEEE 1990 CUSTOM INT
[3]   DESIGN STRATEGY FOR LOW-VOLTAGE SC CIRCUITS [J].
BASCHIROTTO, A ;
CASTELLO, R ;
MONTECCHI, F .
ELECTRONICS LETTERS, 1994, 30 (05) :378-380
[4]  
BASCHIROTTO A, 1997, IEEE INT SOL STAT CI, P58
[5]   LOW-VOLTAGE ANALOG FILTERS [J].
CASTELLO, R ;
MONTECCHI, F ;
REZZI, F ;
BASCHIROTTO, A .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1995, 42 (11) :827-840
[6]   1.5-V HIGH-PERFORMANCE SC FILTERS IN BICMOS TECHNOLOGY [J].
CASTELLO, R ;
TOMASINI, L .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (07) :930-936
[7]   A 10-B, 20 M-SAMPLE/S, 35-MW PIPELINE A/D CONVERTER [J].
CHO, TB ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (03) :166-172
[8]   SWITCHED-OPAMP - AN APPROACH TO REALIZE FULL CMOS SWITCHED-CAPACITOR CIRCUITS AT VERY-LOW POWER-SUPPLY VOLTAGES [J].
CROLS, J ;
STEYAERT, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (08) :936-942
[9]   LOW-VOLTAGE AND LOW-POWER CIRCUIT-DESIGN FOR MIXED ANALOG-DIGITAL SYSTEMS IN PORTABLE EQUIPMENT [J].
MATSUZAWA, A .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (04) :470-480
[10]   HIGH-FREQUENCY FULLY DIFFERENTIAL FILTER USING OPERATIONAL-AMPLIFIERS WITHOUT COMMON-MODE FEEDBACK [J].
NICOLLINI, G ;
MORETTI, F ;
CONTI, M .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (03) :803-813