Complete pipelined parallel CORDIC architecture for motion estimation

被引:21
作者
Chen, J [1 ]
Liu, KJR
机构
[1] Univ Maryland, Dept Elect Engn, College Pk, MD 20742 USA
[2] Univ Maryland, Syst Res Inst, College Pk, MD 20742 USA
来源
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING | 1998年 / 45卷 / 05期
关键词
D O I
10.1109/82.673651
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
ln this paper, a novel fully pipelined parallel CORDIC architecture is proposed for motion estimation. Unlike other block matching structures, it estimates motion in the discrete cosine transform (DCT) transform domain instead of the spatial domain, As a result, it achieves high system throughput and low hardware complexity as compared to the conventional motion estimation design in MPEG standards. That makes the proposed architecture very attractive in real-time high-speed video communication. Importantly, the DCT-based nature enables us not only to efficiently combine DCT and motion estimation units into a single component but also to replace all multiply-and-add operations in plane rotation by CORDICs to gain further savings in hardware complexity. Furthermore this multiplier-free architecture is regular, modular, and has solely local connection suitable for VLSI implementation, The goal of the paper is to provide a solution for MPEG compatible video codec design on a dedicated single chip.
引用
收藏
页码:653 / 660
页数:8
相关论文
共 8 条
[1]   MANIPULATION AND COMPOSITING OF MC-DCT COMPRESSED VIDEO [J].
CHANG, SF ;
MESSERSCHMITT, DG .
IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 1995, 13 (01) :1-11
[2]   Real-Time Parallel and Fully Pipelined Two-Dimensional DCT Lattice Structures with Application to HDTV Systems [J].
Chiu, Ching-Te ;
Liu, K. J. Ray .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1992, 2 (01) :25-37
[3]  
HU YH, 1992, IEEE SIGNAL PROC JUL, P16
[4]  
KOC UV, 1994, P IEEE INT C IM PROC, V3, P771
[5]  
KOC UV, IN PRESS IEEE T IMAG
[6]   UNIFIED PARALLEL LATTICE STRUCTURES FOR TIME-RECURSIVE DISCRETE COSINE SINE HARTLEY TRANSFORMS [J].
LIU, KJR ;
CHIU, CT .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1993, 41 (03) :1357-1377
[7]   SYNTHESIS OF CONTROL-CIRCUITS IN FOLDED PIPELINED DSP ARCHITECTURES [J].
PARHI, KK ;
WANG, CY ;
BROWN, AP .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (01) :29-43
[8]   VLSI ARCHITECTURES FOR VIDEO COMPRESSION - A SURVEY [J].
PIRSCH, P ;
DEMASSIEUX, N ;
GEHRKE, W .
PROCEEDINGS OF THE IEEE, 1995, 83 (02) :220-246