A 13.5-mW 5-GHz frequency synthesizer with dynamic-logic frequency divider

被引:132
作者
Pellerano, S [1 ]
Levantino, S
Samori, C
Lacaita, AL
机构
[1] Politecn Milan, Dipartimento Elettron & Informat, I-20133 Milan, Italy
[2] Politecn Milan, Dept Phys, IFN, Sez Milano, I-20133 Milan, Italy
关键词
dynamic logic; frequency divider; frequency synthesizer; HiperLAN; low-power design; phase-locked loops (PLLs); phase noise; voltage-controlled oscillator (VCO); wireless LAN;
D O I
10.1109/JSSC.2003.821784
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The adoption of dynamic dividers in CMOS phase-locked loops for multigigahertz applications allows to reduce the power consumption substantially without impairing the phase noise and the power supply sensitivity of the phase-locked loop (PLL). A 5-GHz frequency synthesizer integrated in a 0.25-mum CMOS technology demonstrates a total power consumption of 13.5 mW. The frequency divider combines the conventional and the extended true-single-phase-clock logics. The oscillator employs a rail-to-rail topology in order to ensure a proper divider function. This PLL intended for wireless LAN applications can synthesize frequencies between 5.14 and 5.70 GHz in steps of 20 MHz. The reference spurs at 10-MHz offset are as low as -70 dBc and the phase noise is lower than -116 dBc/Hz at 1 MHz over the whole tuning range.
引用
收藏
页码:378 / 383
页数:6
相关论文
共 19 条
[1]  
[Anonymous], 2000, 80211A1999 IEEE
[2]  
*ETSI, 2000, ETSI STAND HIPERLAN
[3]  
HEINSPAN H, 1999, P BIP BICMOS CIRC TE, P165
[4]   Low-voltage CMOS frequency synthesizer for ERMES pager application [J].
Hsu, JM ;
Dehng, GK ;
Yang, CY ;
Yang, CY ;
Liu, SI .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2001, 48 (09) :826-834
[5]   Speed optimization of edge-triggered CMOS circuits for Gigahertz single-phase clocks [J].
Huang, QT ;
Rogenmoser, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) :456-465
[6]  
Hung CM, 2002, IEEE J SOLID-ST CIRC, V37, P521
[7]   A 10-GHz SiGeBiCMOS phase-locked-loop frequency synthesizer [J].
Klepser, BUH ;
Scholz, M ;
Götz, E .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (03) :328-335
[8]   A 5.7 GHz Hiperlan SiGeBiCMOS voltage-controlled oscillator and phase-locked-loop frequency synthesizer [J].
Klepser, BUH ;
Scholz, M ;
Kucera, JJ .
2001 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS (RFIC) SYMPOSIUM, DIGEST OF PAPERS, 2001, :61-64
[9]   A 5.3-GHz programmable divider for HiPerLAN in 0.25-μm CMOS [J].
Krishnapura, N ;
Kinget, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (07) :1019-1024
[10]   Jitter and phase noise in frequency dividers [J].
Kroupa, VF .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2001, 50 (05) :1241-1243