A 60-mW MPEG4 video codec using clustered voltage scaling with variable supply-voltage scheme

被引:55
作者
Takahashi, M [1 ]
Hamada, M
Nishikawa, T
Arakida, H
Fujita, T
Hatori, F
Mita, S
Suzuki, K
Chiba, A
Terazawa, T
Sano, F
Watanabe, Y
Usami, K
Igarashi, M
Ishikawa, T
Kanazawa, M
Kuroda, T
Furuyama, T
机构
[1] Toshiba Co Ltd, Syst ULSI Engn Lab, Kawasaki, Kanagawa 2108520, Japan
[2] Toshiba Micro Elect Corp, Syst LSI Dev Div, Kawasaki, Kanagawa 2108520, Japan
[3] Toshiba Co Ltd, Semicond Grp, Kawasaki, Kanagawa 2108520, Japan
关键词
clock gating; CVS; low power; MPEG4; pipelining; video codec; VS; VT-CMOS;
D O I
10.1109/4.726575
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 60-mW MPEG4 video codec has been developed for mobile multimedia applications. This codec supports both the H.263 ITU-T recommendation and the simple profile of MPEG4 committee draft version 1 released in November 1997, It is composed of a 16-bit reduced instruction set computer processor and several dedicated hardware engines so as to satisfy both power efficiency and programmability, It performs 10 frames/s of encoding and decoding with quarter-common intermediate format at 30 MHz. Several innovative low-power techniques were employed in both architectural and circuit levels, and the final power dissipation is 60 mW at 30 MHz, which is only 30% of the power dissipation for a conventional CMOS design. The chip was fabricated in a 0.3-mu m CMOS with double-well and triple-metal technology. It contains 3 million transistors, including a 52-kB on-chip SRAM. Internal supply voltages of 2.5 and 1.75 V are generated by on-chip de-de converters from 3.3-V external supply voltage.
引用
收藏
页码:1772 / 1780
页数:9
相关论文
共 9 条
[1]   A top-down low power design technique using clustered voltage scaling with variable supply-voltage scheme [J].
Hamada, M ;
Takahashi, M ;
Arakida, H ;
Chiba, A ;
Terazawa, T ;
Ishikawa, T ;
Kanazawa, M ;
Igarashi, M ;
Usami, K ;
Kuroda, T .
IEEE 1998 CUSTOM INTEGRATED CIRCUITS CONFERENCE - PROCEEDINGS, 1998, :495-498
[2]  
*ISO IEC, 1997, 144962 ISOIEC
[3]   Variable supply-voltage scheme for low-power high-speed CMOS digital design [J].
Kuroda, T ;
Suzuki, K ;
Mita, S ;
Fujita, T ;
Yamane, F ;
Sano, F ;
Chiba, A ;
Watanabe, Y ;
Matsuda, K ;
Maeda, T ;
Sakurai, T ;
Furuyama, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (03) :454-462
[4]  
Kuroda T., 1996, ISSCC, P166
[5]  
KURODA T, 1998, LOW POWER CMOS DESIG, P61
[6]   A 300MIPS/W RISC core processor with variable supply-voltage scheme in variable threshold-voltage CMOS [J].
Suzuki, K ;
Mita, S ;
Fujita, T ;
Yamane, F ;
Sano, F ;
Chiba, A ;
Watanabe, Y ;
Matsuda, K ;
Maeda, T ;
Kuroda, T .
PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, :587-590
[7]  
TAKAHASHI M, 1998, ISSCC, P36
[8]   Automated low-power technique exploiting multiple supply voltages applied to a media processor [J].
Usami, K ;
Nogami, K ;
Igarashi, M ;
Minami, F ;
Kawasaki, Y ;
Ishikawa, T ;
Kanazawa, M ;
Aoki, T ;
Takano, M ;
Mizuno, C ;
Ichida, M ;
Sonoda, S ;
Takahashi, M ;
Hatanaka, N .
PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, :131-134
[9]  
Usami K, 1998, 1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, P483, DOI 10.1109/DAC.1998.724520