A 5-GHz direct-conversion CMOS transceiver utilizing automatic frequency control for the IEEE 802.11a wireless LAN standard

被引:65
作者
Behzad, AR [1 ]
Shi, ZM
Anand, SB
Lin, L
Carter, KA
Kappes, MS
Lin, TH
Nguyen, T
Yuan, D
Wu, S
Wong, YC
Fong, V
Rofougaran, A
机构
[1] Broadcom Corp, San Diego, CA 92128 USA
[2] Broadcom Corp, Irvine, CA 92618 USA
[3] Berkana Wireless Inc, Campbell, CA 95008 USA
[4] Texas Instruments Inc, Sunnyvale, CA 94089 USA
[5] Qualcomm Inc, San Diego, CA 92121 USA
[6] Broadcom Corp, San Jose, CA 95134 USA
关键词
ampliher linearization; automatic frequency control; class-AB amplifier; direct conversion; IEEE; 802.11a; orthogonal frequency division multiplexing (OFDM); power amplifier; RF transceiver; receiver; synthesizer; transconductance linearization; transmitter; wireless LAN (WLAN);
D O I
10.1109/JSSC.2003.819085
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A fully integrated CMOS direct-conversion 5-GHz transceiver with automatic frequency control is implemented in a 0.18-mum digital CMOS process and housed in an LPCC-48 package, This chip, along with a companion baseband chip, provides a complete 802.11a solution The transceiver consumes 150 mW in receive mode and 380 mW in transmit mode while transmitting +15-dBm output power. The receiver achieves a sensitivity of better than -93.7 dBm and -73.9 dBm for 6 Mb/s and 54 Mb/s, respectively (even using hard-decision decoding). The transceiver achieves a 4-dB receive noise figure and a +23-dBm transmitter saturated output power. The transmitter also achieves a transmit error vactor magnitude of -33 dB. The IC occupies a total die area of 11.7 mm(2) and is packaged in a 48-pin LPCC package. The chip passes better than +/-2.5-kV ESD performance. Various integrated self-contained or system-level calibration capabilities allow for high performance and high yield.
引用
收藏
页码:2209 / 2220
页数:12
相关论文
共 11 条
[1]  
Behzad A, 2003, ISSCC DIG TECH PAP I, V46, P356
[2]  
Bouras I, 2003, ISSCC DIG TECH PAP I, V46, P352
[3]  
DARABI H, 2001, IEEE INT SOL STAT CI, P200
[4]  
*IEEE, 2000, 80211A IEEE
[5]   A 2.6-GHz/5.2-GHz frequency synthesizer in 0.4-μm CMOS technology [J].
Lam, C ;
Razavi, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (05) :788-794
[6]   5-GHz CMOS radio transceiver front-end chipset [J].
Liu, TP ;
Westerwick, E .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (12) :1927-1933
[7]   A CMOS frequency synthesizer with an injection-locked frequency divider for a 5-GHz wireless LAN receiver [J].
Rategh, HR ;
Samavati, H ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (05) :780-787
[8]   A 5-GHz CMOS wireless LAN receiver front end [J].
Samavati, H ;
Rategh, HR ;
Lee, TH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (05) :765-772
[9]  
SU D, 2002, IEEE INT SOL STAT CI, P92
[10]   A 5-GHz CMOS transceiver for IEEE 802.11a wireless LAN systems [J].
Zargari, M ;
Su, DK ;
Yue, CP ;
Rabii, S ;
Weber, D ;
Kaczynski, BJ ;
Mehta, SS ;
Singh, K ;
Mendis, S ;
Wooley, BA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) :1688-1694