Delay insensitive system-on-chip interconnect using 1-of-4 data encoding

被引:53
作者
Bainbridge, WJ [1 ]
Furber, SB [1 ]
机构
[1] Univ Manchester, Dept Comp Sci, Manchester M13 9PL, Lancs, England
来源
SEVENTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS | 2001年
关键词
D O I
10.1109/ASYNC.2001.914075
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The demands of System-on-Chip (SoC) interconnect increasingly cannot be satisfied through the use of a shared bus. A common alternative, using unidirectional, point-to-point connections and multiplexers, results in much greater area requirements and still suffers from some of the same problems. This paper introduces a delay-insensitive, asynchronous approach to interconnect over long paths using 1-of-4 encoded channels switched through multiplexers. A re-implementation of the MARBLE SoC bus (as used in the AMULET3H chip) using this technique shows that it can provide a higher throughput than the simpler tristate bus while using a narrower datapath.
引用
收藏
页码:118 / 126
页数:3
相关论文
共 20 条
  • [1] *AMBA, 1999, ADV MICR BUS ARCH SP
  • [2] *AMULET GROUP, 1999, AMULET3H 32 BIT INT
  • [3] Asynchronous macrocell interconnect using MARBLE
    Bainbridge, WJ
    Furber, SB
    [J]. ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS - FOURTH INTERNATIONAL SYMPOSIUM, 1998, : 122 - 132
  • [4] BAINBRIDGE WJ, 2000, MARBLE ASYNCHRONOUS
  • [5] BAINBRIDGE WJ, 2000, THESIS U MANCHESTER
  • [6] BAKOGLU HB, 1990, INTERCONNECTIONS PAC
  • [7] CRAFT DJ, 1999, IP99 EUROPE NOV, P233
  • [8] Dally W, 2008, DIGITAL SYSTEMS ENG
  • [9] GARSIDE, P AS 00 ISR
  • [10] *IBM CORP, COR BUS ARCH