Receiver ASIC for timing, trigger and control distribution in LHC experiments

被引:22
作者
Christiansen, J [1 ]
Marchioro, A [1 ]
Moreira, P [1 ]
Sancho, A [1 ]
机构
[1] IST NAZL FIS NUCL,I-35100 PADUA,ITALY
关键词
D O I
10.1109/23.507220
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An ASIC receiver has been developed for the optical timing, trigger and control distribution system for LHC detectors. It is capable of recovering the LHC reference clock and the first-level trigger decisions and making them available to the front-end electronics properly deskewed in time. The timing receiver is also capable of recognising individually addressed commands to provide some slow control capability. Its main functions include postamplication of the signal received from a photodetector-preamplifier, automatic gain control, data/clock separation, demultiplexing of the trigger and data channels and programmable coarse/fine deskewing functions. The design has been mapped into a standard 1 mu m CMOS process with all the analogue and timing critical functions implemented in full custom. The jitter measured on the recovered clock is less than 100 ps for input optical powers down to -25 dBm. The time deskewing functions allow the commands and the first level trigger accept signal to be phase shifted up to a maximum of sixteen clock cycles in steps of 0.1 ns.
引用
收藏
页码:1773 / 1777
页数:5
相关论文
共 9 条
[1]   A PRECISION VARIABLE-SUPPLY CMOS COMPARATOR [J].
ALLSTOT, DJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (06) :1080-1087
[2]   FLOATING VOLTAGE-CONTROLLED RESISTORS IN CMOS TECHNOLOGY [J].
BANU, M ;
TSIVIDIS, Y .
ELECTRONICS LETTERS, 1982, 18 (15) :678-679
[3]   AN INTEGRATED CMOS 0.15 NS DIGITAL TIMING GENERATOR FOR TDCS AND CLOCK DISTRIBUTION-SYSTEMS [J].
CHRISTIANSEN, J .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1995, 42 (04) :753-757
[4]  
CHRISTIANSEN J, TTCRX ASIC SPECIFICA
[5]   A MONOLITHIC 480 MB/S PARALLEL AGC/DECISION/CLOCK-RECOVERY CIRCUIT IN 1.2-MU-M CMOS [J].
HU, TH ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (12) :1314-1320
[6]   A VARIABLE DELAY-LINE PLL FOR CPU - COPROCESSOR SYNCHRONIZATION [J].
JOHNSON, MG ;
HUDSON, EL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (05) :1218-1223
[7]   FREQUENCY LIMITATIONS OF A CONVENTIONAL PHASE FREQUENCY DETECTOR [J].
SOYUER, M ;
MEYER, RG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (04) :1019-1022
[8]  
TAYLOR BG, 1995, P 1 WORKSH EL LHC EX, P180
[9]  
TAYLOR BG, E COMMUNICATION