A low latency router supporting adaptivity for on-chip interconnects

被引:113
作者
Kim, J [1 ]
Park, D [1 ]
Theocharides, T [1 ]
Vijaykrishnan, N [1 ]
Das, CR [1 ]
机构
[1] Penn State Univ, Dept Comp Sci & Engn, University Pk, PA 16802 USA
来源
42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005 | 2005年
关键词
networks-on-chip; adaptive routing; interconnection networks;
D O I
10.1109/DAC.2005.193873
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The increased deployment of System-on-Chip designs has drawn attention to the limitations of on-chip interconnects. As a potential solution to these limitations, Networks-on-Chip (NoC) have been proposed. The NoC routing algorithm significantly influences the performance and energy consumption of the chip. We propose a router architecture which utilizes adaptive routing while maintaining low latency. The two-stage pipelined architecture uses look ahead routing, speculative allocation, and optimal output path selection concurrently. The routing algorithm benefits from congestion-aware flow control, making better routing decisions. We simulate and evaluate the proposed architecture in terms of network latency and energy consumption. Our results indicate that the architecture is effective in balancing the performance and energy of NoC designs.
引用
收藏
页码:559 / 564
页数:6
相关论文
共 16 条
[1]  
[Anonymous], 2004, P INT C COMP ARCH SY
[2]  
[Anonymous], IP BASED SOC DESIGN
[3]   Networks on chips: A new SoC paradigm [J].
Benini, L ;
De Micheli, G .
COMPUTER, 2002, 35 (01) :70-+
[4]  
Dally W., 2003, PRINCIPLES PRACTICES
[5]  
DALLY WJ, 2001, P 38 DES AUT C JUN
[6]  
Guerrier P., 2000, Proceedings Design, Automation and Test in Europe Conference and Exhibition 2000 (Cat. No. PR00537), P250, DOI 10.1109/DATE.2000.840047
[7]  
HOROWITZ M, 1999, P SRC C
[8]  
HU J, 2004, P 41 ACM IEEE DAC
[9]  
HU RMJ, 2003, P ASPDAC JAN
[10]  
Jalabert A, 2004, DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, P884