High Quality Ge Virtual Substrates on Si Wafers with Standard STI Patterning

被引:101
作者
Loo, R. [1 ]
Wang, G. [1 ,2 ]
Souriau, L. [1 ,4 ]
Lin, J. C. [1 ,3 ]
Takeuchi, S. [1 ]
Brammertz, G. [1 ]
Caymax, M. [1 ]
机构
[1] IMEC, B-3001 Leuven, Belgium
[2] Katholieke Univ Leuven, Dept Met & Mat, B-3001 Leuven, Belgium
[3] Katholieke Univ Leuven, Dept Phys & Astron, B-3001 Leuven, Belgium
[4] Katholieke Univ Leuven, Dept Nucl & Radiat Phys, B-3001 Leuven, Belgium
关键词
CHEMICAL-VAPOR-DEPOSITION; SELECTIVE EPITAXIAL-GROWTH; THICK LAYERS; SI(001); GERMANIUM; MICROELECTRONICS; OPTOELECTRONICS; SEMICONDUCTORS; GAAS;
D O I
10.1149/1.3244564
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
Further improving complementary metal oxide semiconductor performance beyond the 22 nm generation likely requires the use of high mobility channel materials, such as Ge for p-type metal oxide semiconductor (pMOS) and III/V for n-type metal oxide semiconductor devices. The complementary integration of both materials on Si substrates can be realized with selective epitaxial growth. We present two fabrication schemes for Ge virtual substrates using Si wafers with standard shallow trench isolation (STI). This reduces the fabrication cost of these virtual substrates as the complicated isolation scheme in blanket Ge can be omitted. The low topography enables integration of ultrathin high-k gate dielectrics. The fabrication schemes are also compatible with uniaxial stress techniques. Both modules include an annealing step at 850 degrees C to reduce the threading dislocation densities down to 4 x 10(8) and 1 x 10(7) cm(-2), respectively. We are able to fabricate high quality Ge virtual substrates for pMOS devices as well as suitable starting surfaces for selective epitaxial III/V growth. The latter are illustrated by preliminary results of selective epitaxial InGaAs growth on virtual Ge substrates. (C) 2009 The Electrochemical Society. [DOI: 10.1149/1.3244564] All rights reserved.
引用
收藏
页码:H13 / H21
页数:9
相关论文
共 43 条
[21]   Defect reduction of GaAs epitaxy on Si (001) using selective aspect ratio trapping [J].
Li, J. Z. ;
Bai, J. ;
Park, J.-S. ;
Adekore, B. ;
Fox, K. ;
Carroll, M. ;
Lochtefeld, A. ;
Shellenbarger, Z. .
APPLIED PHYSICS LETTERS, 2007, 91 (02)
[22]   In situ synchrotron SAXS study of nanocrystallization in Zr65Ni25Ti10 metallic glass [J].
Liu, X. J. ;
Hui, X. D. ;
Chen, G. L. ;
Sun, M. H. .
INTERMETALLICS, 2008, 16 (01) :10-15
[23]   Successful selective epitaxial Si1-xGex deposition process for HBT-BiCMOS and high mobility heterojunction pMOS applications [J].
Loo, R ;
Caymax, M ;
Peytier, I ;
Decoutere, S ;
Collaert, N ;
Verheyen, P ;
Vandervorst, W ;
De Meyer, K .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2003, 150 (10) :G638-G647
[24]   Defect-free Si thinning by in situ HCl vapour etching [J].
Loo, R ;
Caymax, M ;
Richard, O ;
Verheyen, P ;
Collaert, N .
ULTRA CLEAN PROCESSING OF SILICON SURFACES V, 2003, 92 :199-202
[25]   Structural and optical properties of Ge islands grown in an industrial chemical vapor deposition reactor [J].
Loo, R ;
Meunier-Beillard, P ;
Vanhaeren, D ;
Bender, H ;
Caymax, M ;
Vandervorst, W ;
Dentel, D ;
Goryll, M ;
Vescan, L .
JOURNAL OF APPLIED PHYSICS, 2001, 90 (05) :2565-2574
[26]   High-quality Ge epilayers on Si with low threading-dislocation densities [J].
Luan, HC ;
Lim, DR ;
Lee, KK ;
Chen, KM ;
Sandland, JG ;
Wada, K ;
Kimerling, LC .
APPLIED PHYSICS LETTERS, 1999, 75 (19) :2909-2911
[27]  
Mitard J., 2009, S VLSI TECH DIG, P82
[28]   Defect reduction of selective Ge epitaxy in trenches on Si(001) substrates using aspect ratio trapping [J].
Park, J. -S. ;
Bai, J. ;
Curtin, M. ;
Adekore, B. ;
Carroll, M. ;
Lochtefeld, A. .
APPLIED PHYSICS LETTERS, 2007, 90 (05)
[29]  
Park J.-S., 2008, 4 INT SIGE TECHN DEV, P94
[30]   Facet formation and lateral overgrowth of selective Ge epitaxy on SiO2-patterned Si(001) substrates [J].
Park, Ji-Soo ;
Bai, Jie ;
Curtin, Michael ;
Carroll, Mark ;
Lochtefeld, Anthony .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2008, 26 (01) :117-121