Chain: A delay-insensitive chip area interconnect

被引:144
作者
Bainbridge, J [1 ]
Furber, S [1 ]
机构
[1] Univ Manchester, Dept Comp Sci, Manchester M13 9PL, Lancs, England
基金
英国工程与自然科学研究理事会;
关键词
D O I
10.1109/MM.2002.1044296
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The increasing complexity of system-on-a-chip designs exposes the limits imposed by the standard synchronous bus. The authors propose a mixed system as a solution.
引用
收藏
页码:16 / 23
页数:8
相关论文
共 15 条
  • [1] *ARM LTD, 1999, IHI0011A ARM LTD
  • [2] Bainbridge J., 2002, ASYNCHRONOUS SYSTEM
  • [3] Delay insensitive system-on-chip interconnect using 1-of-4 data encoding
    Bainbridge, WJ
    Furber, SB
    [J]. SEVENTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2001, : 118 - 126
  • [4] Bakoglu H., 1990, CIRCUITS INTERCONNEC
  • [5] Dally WJ, 2001, DES AUT CON, P684, DOI 10.1109/DAC.2001.935594
  • [6] GARSIDE, 2000, P 6 IEEE INT S AS CI, P162
  • [7] Moore S, 2002, INT SYMP ASYNCHRON C, P69
  • [8] Signal integrity problems in deep submicron arising from interconnects between cores
    Nordholz, P
    Treytnar, D
    Otterstedt, J
    Grabinski, H
    Niggemeyer, D
    Williams, TW
    [J]. 16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 28 - 33
  • [9] *OCP IP, 2002, OP COR PROT SPEC
  • [10] Peeters A., 1996, Doctoral thesis