共 15 条
- [1] *ARM LTD, 1999, IHI0011A ARM LTD
- [2] Bainbridge J., 2002, ASYNCHRONOUS SYSTEM
- [3] Delay insensitive system-on-chip interconnect using 1-of-4 data encoding [J]. SEVENTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2001, : 118 - 126
- [4] Bakoglu H., 1990, CIRCUITS INTERCONNEC
- [5] Dally WJ, 2001, DES AUT CON, P684, DOI 10.1109/DAC.2001.935594
- [6] GARSIDE, 2000, P 6 IEEE INT S AS CI, P162
- [7] Moore S, 2002, INT SYMP ASYNCHRON C, P69
- [8] Signal integrity problems in deep submicron arising from interconnects between cores [J]. 16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 28 - 33
- [9] *OCP IP, 2002, OP COR PROT SPEC
- [10] Peeters A., 1996, Doctoral thesis