On the design of a fourth-order continuous-time LC delta-sigma modulator for UHF A/D conversion

被引:31
作者
Cherry, JA [1 ]
Snelgrove, WM
Gao, WN
机构
[1] Philsar Semicond Inc, Ottawa, ON, Canada
[2] Carleton Univ, Dept Elect, Ottawa, ON K1S 5B6, Canada
[3] SOMA Networks Inc, Toronto, ON M5V 1V3, Canada
[4] Texas Instruments Inc, Dallas, TX 75243 USA
关键词
analog-to-digital converters; continuous-time systems; delta-sigma modulation;
D O I
10.1109/82.847067
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We consider the design and test of a fourth-order bandpass delta-sigma modulator (Delta Sigma M) for conversion of UHF analog signals to the digital domain for heterodyning and processing there. A prototype modulator in 0.5-mu m SiGe [1] presented in the second part of the paper achieved 40 dB of dynamic range in a 20-MHz bandwidth centered at 1 GHz and consumed 450 mW from a single 5-V supply. At the time this modulator was designed, no explicit design procedure to achieve a certain modulator performance level had been established. The first part of this paper, therefore, is devoted to explaining the tradeoffs involved in choosing the parameters for a gigahertz-clocking transconductor/LC -based Delta Sigma M and formulating such an explicit design procedure. Finally, rye elucidate some further design considerations, redesign the prototype to improve its simulated performance, and discuss the general appropriateness of high-speed continuous-time Delta Sigma M for UHF analog-to-digital conversion.
引用
收藏
页码:518 / 530
页数:13
相关论文
共 20 条
[1]  
ADAMS RW, 1986, J AUDIO ENG SOC, V34, P153
[2]  
[Anonymous], P S VLSI CIRC JUN
[3]  
[Anonymous], 1999, Continuous-Time Delta-Sigma Modulators for High-Speed A/D Conversion
[4]   THE DESIGN OF SIGMA-DELTA MODULATION ANALOG-TO-DIGITAL CONVERTERS [J].
BOSER, BE ;
WOOLEY, BA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (06) :1298-1308
[5]   A 16b Sigma Delta pipeline ADC with 2.5MHz output data-rate [J].
Brooks, TL ;
Robertson, DH ;
Kelly, DF .
1997 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - DIGEST OF TECHNICAL PAPERS, 1997, 40 :208-209
[6]   Clock jitter and quantizer metastability in continuous-time delta-sigma modulators [J].
Cherry, JA ;
Snelgrove, WM .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (06) :661-676
[7]  
Gao W, 1997, 1997 SYMPOSIUM ON VLSI CIRCUITS, P111, DOI 10.1109/VLSIC.1997.623832
[8]  
GARDNER FM, 1986, IEEE T COMMUN JUL, P676
[9]   The multi-tanh principle: A tutorial overview [J].
Gilbert, B .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (01) :2-17
[10]  
Gray P. R., 1993, ANAL DESIGN ANALOG I