Sub-1-V CMOS proportional-to-absolute temperature references.

被引:72
作者
Serra-Graells, F [1 ]
Huertas, JL
机构
[1] Univ Autonoma Barcelona, Dept Comp Engn, Barcelona 08193, Spain
[2] Ctr Nacl Microelect, Inst Microelect Barcelona, Bellaterra 08193, Spain
[3] Univ Seville, Dept Elect & Electromagnetismo, Seville 41012, Spain
[4] Inst Microelect Sevilla, Seville 41012, Spain
关键词
CMOS; log; low voltage; proportional-to-absolute temperature (PTAT); sub-1; V;
D O I
10.1109/JSSC.2002.806258
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new all-MOS circuit technique for very-low-voltage proportional-to-absolute temperature (PTAT) references. Optimization of supply scaling below the sum of threshold voltages is based on log companding and implemented by operating the MOSFET in weak inversion. The key design equations for current (muA) and voltage (sub-100 mV) references and their standard deviations (around 5%) are derived by analytical analysis. Two sub-1-V sub-5-muW integrated PTAT references are. presented and exhaustively tested for 1.2- and 0.35-mum very large scale integration technologies. Both designs report good agreement between analytical, simulated, and experimental data, exhibiting PSRR(DC)+ > 60 dB. Hence, the resulting PTAT circuits are suitable for very-low-voltage system-on-a-chip applications in digital CMOS technologies.
引用
收藏
页码:84 / 88
页数:5
相关论文
共 10 条
[1]   A CMOS bandgap reference circuit with sub-1-V operation [J].
Banba, H ;
Shiga, H ;
Umezawa, A ;
Miyaba, T ;
Tanzawa, T ;
Atsumi, S ;
Sakui, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (05) :670-674
[2]  
BUCK A, 2000, P IEEE INT SOL STAT, P442
[3]   AN ANALYTICAL MOS-TRANSISTOR MODEL VALID IN ALL REGIONS OF OPERATION AND DEDICATED TO LOW-VOLTAGE AND LOW-CURRENT APPLICATIONS [J].
ENZ, CC ;
KRUMMENACHER, F ;
VITTOZ, EA .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1995, 8 (01) :83-114
[4]   Design of low-voltage bandgap reference using transimpedance amplifier [J].
Jiang, YM ;
Lee, EKF .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (06) :552-555
[5]   CMOS current reference without resistance [J].
Oguey, HJ ;
Aebischer, D .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (07) :1132-1135
[6]   MATCHING PROPERTIES OF MOS-TRANSISTORS [J].
PELGROM, MJM ;
DUINMAIJER, ACJ ;
WELBERS, APG .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (05) :1433-1440
[7]  
Sanchez H, 1997, 1997 SYMPOSIUM ON VLSI CIRCUITS, P13, DOI 10.1109/VLSIC.1997.623778
[8]   Low-power CMOS on-chip voltage reference using MOS PTAT: An EP approach [J].
Seo, YD ;
Nam, D ;
Yoon, BJ ;
Choi, IH ;
Kim, B .
TENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1997, :316-320
[9]  
Serra-Graells F, 2000, ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I, P172, DOI 10.1109/ISCAS.2000.857055
[10]  
SERRAGRAELLS F, 2001, THESIS U POLITECNICA