Floating-body effects in partially depleted SOI CMOS circuits

被引:44
作者
Lu, PE
Chuang, CT
Ji, J
Wagner, LF
Hsieh, CM
Kuang, JB
Hsu, LLC
Pelella, MM
Chu, SFS
Anderson, CJ
机构
[1] IBM CORP,SEMICOND RES & DEV CTR,HOPEWELL JCT,NY 12533
[2] NEOPARADIGM LABS INC,SAN JOSE,CA 95112
关键词
circuit modeling; silicon on insulator technology;
D O I
10.1109/4.604080
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a detailed study on the impact of floating body in partially depleted (PD) silicon-on-insulator (SOI) MOSFET's on various CMOS circuits. Digital very large scale integration (VLSI) CMOS circuit families including static and dynamic CMOS logic, static cascade voltage switch logic (static CVSL), dynamic cascade voltage switch logic (dynamic CVSL) are investigated with particular emphasis on circuit topologies where the parasitic bipolar effect resulting from the floating body manifests on the circuit operation and stability. Commonly used circuit building blocks for fast arithmetic operations in processor data-flow, such as static and dynamic carry lookahead circuits, and Manchester carry chains are examined. Pass-transistor-based designs including latch, multiplexer, and pseudo two-phase dynamic logic are then discussed. It is shown that under certain circuit topologies and switching patterns, the parasitic bipolar effect causes extra power consumption and degrades the noise margin and stability of the circuits. In certain dynamic circuits, the parasitic bipolar effect is shown to cause logic state error if not properly accounted for.
引用
收藏
页码:1241 / 1253
页数:13
相关论文
共 12 条
[1]   ON THE TRANSIENT OPERATION OF PARTIALLY DEPLETED SOI NMOSFETS [J].
GAUTIER, J ;
SUN, JYC .
IEEE ELECTRON DEVICE LETTERS, 1995, 16 (11) :497-499
[2]  
HELLER LG, 1984, DIG TECH PAPERS ISSC, P16
[3]  
LEMNIOS ZJ, 1995, DIG TECH PAPERS S VL, P5
[4]  
Lu PF, 1996, 1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, P139, DOI 10.1109/LPE.1996.547496
[5]  
PELELLA MM, 1995, P IEEE INT SOI C OCT, P8
[6]   CMOS SCALING IN THE 0.1-MU-M, 1.X-VOLT REGIME FOR HIGH-PERFORMANCE APPLICATIONS [J].
SHAHIDI, GG ;
WARNOCK, JD ;
COMFORT, J ;
FISCHER, S ;
MCFARLAND, PA ;
ACOVIC, A ;
CHAPPELL, TI ;
CHAPPELL, BA ;
NING, TH ;
ANDERSON, CJ ;
DENNARD, RH ;
SUN, JYC ;
POLCARI, MR ;
DAVARI, B .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1995, 39 (1-2) :229-244
[7]  
SHAHIDI GG, 1993, TECH DIG IEDM, P813
[8]  
SUH D, 1994, INTERNATIONAL ELECTRON DEVICES MEETING 1994 - IEDM TECHNICAL DIGEST, P661, DOI 10.1109/IEDM.1994.383323
[9]  
SUZUKI M, 1993, DIG TECH PAPERS ISSC, P90
[10]   TRANSIENT-BEHAVIOR OF THE KINK EFFECT IN PARTIALLY-DEPLETED SOI MOSFETS [J].
WEI, A ;
SHERONY, MJ ;
ANTONIADIS, DA .
IEEE ELECTRON DEVICE LETTERS, 1995, 16 (11) :494-496