Methods for true power minimization

被引:60
作者
Brodersen, RW [1 ]
Horowitz, MA [1 ]
Markovic, D [1 ]
Nikolic, B [1 ]
Stojanovic, V [1 ]
机构
[1] Univ Calif Berkeley, Berkeley, CA 94720 USA
来源
IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS | 2002年
关键词
D O I
10.1109/ICCAD.2002.1167511
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents methods for efficient power minimization at circuit and micro-architectural levels. The potential energy savings are strongly related to the energy profile of a circuit. These savings are obtained by using gate sizing, supply voltage, and threshold voltage optimization, to minimize energy consumption subject to a delay constraint. The true power minimization is achieved when the energy reduction potentials of all tuning variables are balanced We derive the sensitivity of energy to delay for each of the tuning variables connecting its energy saving potential to the physical properties of the circuit. This helps to develop understanding of optimization performance and identify the most efficient techniques for energy reduction. The optimizations are applied to some examples that span typical circuit topologies including inverter chains, SRAM decoders, and adders. At a delay of 20% larger than the minimum, energy savings of 40% to 70% are possible, indicating that achieving peak performance is expensive in terms of energy. Energy savings of about 50% can be achieved without delay penalty with the balancing of sizes, supplies, and thresholds.
引用
收藏
页码:35 / 42
页数:8
相关论文
共 19 条
[1]  
[Anonymous], INTRO VLSI DESIGN
[2]  
BURD T, 2000, P IEEE INT SOL STAT, P294
[3]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[4]  
Conn A. R., 1999, Proceedings 1999 Design Automation Conference (Cat. No. 99CH36361), P452, DOI 10.1109/DAC.1999.781359
[5]  
FISHBURN JP, 1985, P INT C COMP AID DES, P326
[6]   Supply and threshold voltage scaling for low power CMOS [J].
Gonzalez, R ;
Gordon, BM ;
Horowitz, MA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (08) :1210-1216
[7]   Utilizing surplus timing for power reduction [J].
Hamada, M ;
Ootaguro, Y ;
Kuroda, T .
PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, :89-92
[8]   PARALLEL ALGORITHM FOR EFFICIENT SOLUTION OF A GENERAL CLASS OF RECURRENCE EQUATIONS [J].
KOGGE, PM ;
STONE, HS .
IEEE TRANSACTIONS ON COMPUTERS, 1973, C-22 (08) :786-793
[9]   Variable supply-voltage scheme for low-power high-speed CMOS digital design [J].
Kuroda, T ;
Suzuki, K ;
Mita, S ;
Fujita, T ;
Yamane, F ;
Sano, F ;
Chiba, A ;
Watanabe, Y ;
Matsuda, K ;
Maeda, T ;
Sakurai, T ;
Furuyama, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (03) :454-462
[10]  
LIN HC, 1975, IEEE J SOLID-ST CIRC, VSC10, P106