Optimizing pipelines for power and performance

被引:60
作者
Srinivasan, V [1 ]
Brooks, D [1 ]
Gschwind, M [1 ]
Bose, P [1 ]
Zyuban, V [1 ]
Strenski, PN [1 ]
Emma, PG [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
来源
35TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE (MICRO-35), PROCEEDINGS | 2002年
关键词
D O I
10.1109/MICRO.2002.1176261
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
During the concept phase and definition of next generation high-end processors, power and performance will need to be weighted appropriately to deliver competitive cost/performance. It is not enough to adopt a CPI-centric view alone in early-stage definition studies. One of the fundamental issues confronting the architect at this stage is the choice of pipeline depth and target frequency. In this paper we present an optimization methodology that starts with an analytical power-performance model to derive optimal pipeline depth for a superscalar processor The results are validated and further refined using detailed simulation based analysis. As part of the power-modeling methodology, we have developed equations that model the variation of energy as a function of pipeline depth. Our results using a set of SPEC2000 applications show that when both power and performance are considered for optimization, the optimal clock period is around 18 FO4. We also provide a detailed sensitivity analysis of the optimal pipeline depth against key assumptions of these energy models.
引用
收藏
页码:333 / 344
页数:12
相关论文
共 26 条
[21]  
SPRANGLE E, 2002, P 29 INT S COMP ARCH
[22]  
Stark J, 2000, INT SYMP MICROARCH, P57, DOI 10.1109/MICRO.2000.898058
[23]  
Vijaykrishnan N., 2000, P 27 ANN INT S COMP
[24]  
Zyuban V, 2002, ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, P166, DOI 10.1109/LPE.2002.1029589
[25]  
ZYUBAN V, 2001, P INT S LOW POW EL D
[26]  
ZYUBAN V, 2000, THESIS U NOTRE DAME