共 7 条
[2]
0.25 μm merged bulk DRAM and SOI logic using patterned SOI
[J].
2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS,
2000,
:66-67
[3]
HO HL, 2001, IEDM, P503
[4]
Embedded DRAM technologies
[J].
INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST,
1997,
:33-36
[5]
KOKUBUN K, 1999, S VLSI TECH, P155
[6]
Floating-body concerns for SOI dynamic random access memory (DRAM)
[J].
1996 IEEE INTERNATIONAL SOI CONFERENCE PROCEEDINGS,
1996,
:136-137
[7]
Morishita F, 1995, 1995 SYMPOSIUM ON VLSI TECHNOLOGY, P141, DOI 10.1109/VLSIT.1995.520897