Low-voltage-swing monolithic dc-dc conversion

被引:87
作者
Kursun, V [1 ]
Narendra, SG
De, VK
Friedman, EG
机构
[1] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
[2] Intel Corp, Intel Labs, Circuit Res, Hillsboro, OR 97124 USA
关键词
buck converter; dc-dc converters; enhanced efficiency; high frequency; low power; low swing; monolithic integration; on-chip voltage conversion; parameter optimization; parasitic impedances; power dissipation modeling; power supply; reduced energy dissipation; reduced voltage swing; switching voltage regulator;
D O I
10.1109/TCSII.2004.827557
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-voltage-swing MOSFET gate drive technique is proposed in this paper for enhancing the efficiency characteristics of high-frequency-switching dc-dc converters. The parasitic power dissipation of a dc-dc converter is reduced by lowering the voltage swing of the power transistor gate drivers. A comprehensive circuit model of the parasitic impedances of a monolithic buck converter is presented. Closed-form expressions for the total power dissipation of a low-swing buck converter are proposed. The effect of reducing the MOSFET gate voltage swings is explored with the proposed circuit model. A range of design parameters is evaluated, permitting the development of a design space for full integration of active and passive devices of a low-swing buck converter on the same die, for a target CMOS technology. The optimum gate voltage swing of a power MOSFET that maximizes efficiency is lower than a standard full voltage swing. An efficiency of 88% at a switching frequency of 102 MHz is achieved for a voltage conversion from 1.8 to 0.9 V with a low-swing dc-dc converter based on a 0.18-mum CMOS technology. The power dissipation of a low-swing dc-dc converter is reduced by 27.9% as compared to a standard full-swing dc-dc converter.
引用
收藏
页码:241 / 248
页数:8
相关论文
共 9 条
[1]   A UNIFIED DESIGN METHODOLOGY FOR CMOS TAPERED BUFFERS [J].
CHERKAUER, BS ;
FRIEDMAN, EG .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1995, 3 (01) :99-111
[2]  
Gardner D, 2001, IEEE INT INTERC TECH, P101, DOI 10.1109/IITC.2001.930029
[3]  
GARDNER D, 2002, COMMUNICATION
[4]  
Kursun V, 2004, ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, P517
[5]   Analysis of buck converters for on-chip integration with a dual supply voltage microprocessor [J].
Kursun, V ;
Narendra, SG ;
De, VK ;
Friedman, EG .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2003, 11 (03) :514-522
[6]   Monolithic DC-DC converter analysis and mosfet gate voltage optimization [J].
Kursun, V ;
Narendra, SG ;
De, VK ;
Friedman, EG .
4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, :279-284
[7]  
Kursun Volkan, 2002, P EUR SOL STAT CIRC, P743
[8]   Design and performance evaluation of low-voltage/high-current DC/DC on-board modules [J].
Panov, Y ;
Jovanovic, MM .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2001, 16 (01) :26-33
[9]   A SIMPLE MOSFET MODEL FOR CIRCUIT ANALYSIS [J].
SAKURAI, T ;
NEWTON, AR .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1991, 38 (04) :887-894