Relaxed SiGe-on-insulator fabricated via wafer bonding and etch back

被引:23
作者
Taraschi, G [1 ]
Langdo, TA
Currie, MT
Fitzgerald, EA
Antoniadis, DA
机构
[1] MIT, Dept Mat Sci & Engn, Cambridge, MA 02139 USA
[2] MIT, Dept Elect Engn & Comp Sci, Cambridge, MA 02139 USA
来源
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B | 2002年 / 20卷 / 02期
关键词
D O I
10.1116/1.1463727
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Relaxed SiGe-on-insulator (SGOI) was fabricated using a bond/etch-back process. Ultrahigh-vacuum chemical vapor deposition was used to grow a SiGe graded buffer on a Si substrate, creating a relaxed Si0.75Ge0.25 Virtual substrate. The SiGe graded buffer surface was then polished, and a second ultrahigh-vacuum chemical vapor deposition growth was performed to deposit a strained Si etch stop layer followed by a Si0.75Ge0.25 layer. The wafers were bonded to oxidized Si handle wafers, and the wafer pairs were annealed. The backsides of the SiGe virtual substrates were ground and etched in KOH. Since the KOH etch stops at the 20% Ge region in the graded layer, the remaining SiGe was then removed using a HF:H2O2:CH3COOH (1:2:3) solution. The resulting SGOI structure was characterized using transmission electron microscopy and atornic force microscopy; in addition, etch-pit density measurements revealed a threading dislocation density of about 105 cm(-2). (C) 2002 American Vacuum Society.
引用
收藏
页码:725 / 727
页数:3
相关论文
共 24 条
[1]  
ABE T, 1990, SILICON INSULATOR TE, P61
[2]   Smart-cut: A new silicon on insulator material technology based on hydrogen implantation and wafer bonding [J].
Bruel, M ;
Aspar, B ;
AubertonHerve, AJ .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1997, 36 (3B) :1636-1641
[3]   SILICON-ON-INSULATOR MATERIAL TECHNOLOGY [J].
BRUEL, M .
ELECTRONICS LETTERS, 1995, 31 (14) :1201-1202
[4]  
CARNS TK, 1995, J ELECTROCHEM SOC, V142, P1260, DOI 10.1149/1.2044161
[5]   Electron mobility enhancement in strained-Si n-MOSFETs fabricated on SiGe-on-insulator (SGOI) substrates [J].
Cheng, ZY ;
Currie, MT ;
Leitz, CW ;
Taraschi, G ;
Fitzgerald, EA ;
Hoyt, JL ;
Antoniadas, DA .
IEEE ELECTRON DEVICE LETTERS, 2001, 22 (07) :321-323
[6]   Controlling threading dislocation densities in Ge on Si using graded SiGe layers and chemical-mechanical polishing [J].
Currie, MT ;
Samavedam, SB ;
Langdo, TA ;
Leitz, CW ;
Fitzgerald, EA .
APPLIED PHYSICS LETTERS, 1998, 72 (14) :1718-1720
[7]  
Davison J. B., 1987, Proceedings of the First International Symposium on Ultra Large Integration Science and Technology: ULSI Science and Technology/1987, P798
[8]  
FITZGERALD EA, 1998, P M MICR STRUCT MAT, P233
[9]   SiGe-based semiconductor-on-insulator substrate created by low-energy separation-by-implanted-oxygen [J].
Fukatsu, S ;
Ishikawa, Y ;
Saito, T ;
Shibata, N .
APPLIED PHYSICS LETTERS, 1998, 72 (26) :3485-3487
[10]   Semiconductor wafer bonding [J].
Gosele, U ;
Tong, QY .
ANNUAL REVIEW OF MATERIALS SCIENCE, 1998, 28 :215-241