Substrate noise generation in complex digital systems: Efficient modeling and simulation methodology and experimental verification

被引:51
作者
van Heijningen, M [1 ]
Badaroglu, M
Donnay, S
Gielen, GGE
De Man, HJ
机构
[1] TNO, Phys & Elect Lab, NL-2597 AK The Hague, Netherlands
[2] IMEC, DESICS, B-3001 Louvain, Belgium
[3] Katholieke Univ Leuven, ESAT, MICAS, Dept Elektrotech, B-3001 Heverlee, Belgium
关键词
crosstalk; integrated circuit modeling; interference; mixed analog-digital integrated circuits; substrate noise;
D O I
10.1109/JSSC.2002.800927
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
More and more system-on-chip designs require the integration of analog circuits on large digital chips and will therefore suffer from substrate noise coupling. To investigate the impact of substrate noise on analog circuits, information is needed about digital,substrate noise generation. In this paper, a recently proposed simulation methodology to estimate the time-domain waveform of the substrate noise is applied to an 86-Kgate CMOS ASIC on a low-ohmic epi-type substrate. These simulation results have been compared with substrate noise measurements on this ASIC and the difference between the simulated and measured substrate noise rms voltage is less than 10%. The simulated time domain waveform and frequency spectrum of the substrate noise correspond well with the measurements, indicating the validity of this simulation methodology. Both measurements and simulations have been used to analyze the substrate noise generation in more detail. It has been found that direct noise coupling from the on-chip power supply to the substrate dominates the substrate noise generation and that more than 80% of the substrate noise is generated by simultaneous switching of the core cells. By varying the parameters of the simulation model, it has been concluded that a flip-chip packaging technique can reduce the substrate noise rms voltage by two orders of magnitude when compared to traditional wirebonding.
引用
收藏
页码:1065 / 1072
页数:8
相关论文
共 15 条
[11]  
*SIMPL SOL INC, SUBSTRATESTORM
[12]   EXPERIMENTAL RESULTS AND MODELING TECHNIQUES FOR SUBSTRATE NOISE IN MIXED-SIGNAL INTEGRATED-CIRCUITS [J].
SU, DK ;
LOINAZ, MJ ;
MASUI, S ;
WOOLEY, BA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (04) :420-430
[13]   Analysis and experimental verification of digital substrate noise generation for epi-type substrates [J].
van Heijningen, M ;
Compiet, J ;
Wambacq, P ;
Donnay, S ;
Engels, MGE ;
Bolsens, I .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (07) :1002-1008
[14]  
Van Heijningen M., 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177), P342, DOI 10.1109/ISSCC.2001.912665
[15]   High-level simulation of substrate noise generation including power supply noise coupling [J].
van Heijningen, M ;
Badaroglu, M ;
Donnay, S ;
Engels, M ;
Bolsens, I .
37TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2000, 2000, :446-451