New single-clock CMOS latches and flipflops with improved speed and power savings

被引:144
作者
Yuan, JR
Svensson, C
机构
[1] Dept. of Phys. and Msrmt. Technology, Linköping University
[2] Linköping University, Linköping
[3] Research Department, Huang He Machine Factory, Xian
[4] Dept. of Phys. and Msrmt. Technology, Linköping University
关键词
circuit design; circuit optimization; circuit topology; CMOS digital integrated circuits; flip-flops; high speed circuits/devices; integrated circuit design;
D O I
10.1109/4.553179
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
New dynamic, semistatic, and fully static single-clock CMOS latches and flipflops are proposed, By removing the speed and power bottlenecks of the original true-single-phase clocking (TSPC) and the existing differential latches and flipflops, bath delays and power consumptions are considerably reduced, For the nondifferential dynamic, the differential dynamic, the semistatic, and the fully static flipflops, the best reduction factors are 1.3, 2.1, 2.2, and 2.4 for delays and 1.9, 3.5, 3.4, and 6.5 for power-delay products with an average activity ratio (0.25), respectively, The total and the clocked transistor numbers are decreased, In the new differential flipflops, clock loads are minimized and logic-related transistors are purely n-type in both n- and p-latches, giving additional speed advantage to this kind of CMOS circuits.
引用
收藏
页码:62 / 69
页数:8
相关论文
共 12 条
[1]  
*AUSTR MIKR SYST I, 1994, 0 8 MUM CMOS PROC PA
[2]   NORA - A RACEFREE DYNAMIC CMOS TECHNIQUE FOR PIPELINED LOGIC STRUCTURES [J].
GONCALVES, NF ;
DEMAN, HJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (03) :261-266
[3]  
HELLER LG, 1984, ISSCC DIG TECH PAP I, V27, P16
[4]   IMPLEMENTATION OF TRUE SINGLE-PHASE CLOCK D-FLIPFLOPS [J].
HUANG, CG .
ELECTRONICS LETTERS, 1994, 30 (17) :1373-1374
[5]  
HUANG HT, 1995, P ISCAS 95, V3, P1572
[6]   RACE-FREE CLOCKING OF CMOS PIPELINES USING A SINGLE GLOBAL CLOCK [J].
RENSHAW, D ;
LAU, CH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (03) :766-769
[7]   CLOCKED CMOS CALCULATOR CIRCUITRY [J].
SUZUKI, Y ;
ODAGAWA, K ;
ABE, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1973, SC-8 (06) :462-469
[8]  
SVENSSON C, 1996, LOW POWER DESIGN MET, pCH3
[9]  
WESTE N, 1993, PRINCIPLES CMOS VLSI, pCH5
[10]   HIGH-SPEED CMOS CIRCUIT TECHNIQUE [J].
YUAN, J ;
SVENSSON, C .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (01) :62-70