A simple processor core design for DCT/IDCT

被引:50
作者
Chang, TS [1 ]
Kung, CS [1 ]
Jen, CW [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
DCT/IDCT; H.263; processor;
D O I
10.1109/76.836290
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a cost effective processor core design that features the simplest hardware and is suitable for discrete cosine transform/indiscrete cosine transform (DCT/IDCT) operations in H.263 and digital camera. This design combines the techniques of fast direct two dimensional DCT algorithm, the bit-level adder-based distributed arithmetic, and common subexpression sharing;to reduce the hardware cost and enhance the computing speed. The resulting architecture is very simple and regular such that it can be easily scaled for higher throughput rate requirements. The DCT design has been implemented by 0.6 mu m SPDM CMOS technology and only costs 1493 gate count, or 0.78 mm(2), The proposed design can meet real-time DCT/IDCT requirements of H.263 codec system for QCIF image frame size at 10 frames/s with 4:2:0 color format. Moreover, the proposed design still possesses additional computing power for other operations when operating at 33 Mhz.
引用
收藏
页码:439 / 447
页数:9
相关论文
共 30 条
[1]  
[Anonymous], P INT C AC SPEECH SI
[2]   PRIMITIVE OPERATOR DIGITAL-FILTERS [J].
BULL, DR ;
HORROCKS, DH .
IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1991, 138 (03) :401-412
[3]  
Chen CS, 1996, 1996 SYMPOSIUM ON VLSI CIRCUITS - DIGEST OF TECHNICAL PAPERS, P36, DOI 10.1109/VLSIC.1996.507706
[4]  
CHO NI, 1991, IEEE T CIRCUITS SYST, V38, P297, DOI 10.1109/31.101322
[5]  
*COMP DES AUT, 1996, COMP 0 6 MICR 5 VOLT
[6]   USE OF MINIMUM-ADDER MULTIPLIER BLOCKS IN FIR DIGITAL-FILTERS [J].
DEMPSTER, AG ;
MACLEOD, MD .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (09) :569-577
[7]  
DEMPSTER AG, 1991, P IEE CRIC DEV SYST, V141
[8]   Single-chip H.324 videoconferencing [J].
Golston, J .
IEEE MICRO, 1996, 16 (04) :21-33
[9]   Subexpression sharing in filters using canonic signed digit multipliers [J].
Hartley, RI .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (10) :677-688
[10]  
HOU HS, 1987, IEEE T ACOUST SPEECH, V35, P1455