Hiding synchronization delays in a GALS processor microarchitecture

被引:9
作者
Semeraro, G [1 ]
Albonesi, DH [1 ]
Magklis, G [1 ]
Scott, ML [1 ]
Dropsho, SG [1 ]
Dwarkadas, S [1 ]
机构
[1] Rochester Inst Technol, Dept Comp Engn, Rochester, NY 14623 USA
来源
10TH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS | 2004年
关键词
D O I
10.1109/ASYNC.2004.1299297
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We analyze an Alpha 21264-like Globally-Asynchronous, Locally-Synchronous (GALS) processor organized as a Multiple Clock Domain (MCD) microarchitecture and identify the architectural features of the processor that influence the limited performance degradation measured We show that the out-of-order superscalar execution features of a processor, which allow traditional instruction execution latency to be hidden, are the same features that reduce the Performance degradation impact of the synchronization costs of an MCD processor In the case of our Alpha 21264-like processor, up to 94% of the MCD synchronization delays are hidden and do not impact overall performance. In addition, we show that by adding out-of-order superscalar execution capabilities to a simpler microarchitecture, such as an Intel StrongARM-like processor, as much as 62% of the performance degradation caused by synchronization delays can be eliminated.
引用
收藏
页码:159 / 169
页数:11
相关论文
共 23 条
[1]  
[Anonymous], 2001, LONGRUN POWER MANAGE
[2]   Clocking design and analysis for a 600-MHz alpha microprocessor [J].
Bailey, DW ;
Benschneider, BJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (11) :1627-1633
[3]  
BROOKS D, 2000, P 27 INT S COMP ARCH
[4]  
BRUNVAND E, 1999, 36 DES AUT C JUN
[5]  
BURGER D, 1997, CSTR971342 U WISC MA
[6]  
Chelcea T, 2001, DES AUT CON, P21, DOI 10.1109/DAC.2001.935470
[7]  
CHELCEA T, 2000, IEEE COMP SOC ANN WO
[8]  
CHELCEA T, 2000, P 6 IEEE INT S ADV R
[9]  
CLARK LT, 2001, 2001 S VLSI CIRC SHO
[10]  
IYER A, 2002, P 29 INT S COMP ARCH