On the scaling issues and high-κ replacement of ultrathin gate dielectrics for nanoscale MOS transistors

被引:337
作者
Wong, Hei [1 ]
Iwai, Hiroshi
机构
[1] Tokyo Inst Technol, Frontier Collaborat Res Ctr, Midori Ku, Yokohama, Kanagawa 2268502, Japan
[2] City Univ Hong Kong, Dept Elect Engn, Kowloon, Hong Kong, Peoples R China
关键词
dielectric film; high-kappa; hafnium oxide; MOS devices; reliability; nanoscale;
D O I
10.1016/j.mee.2006.01.271
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
According to the recent prediction made by the Semiconductor Industry Association (SIA) in International Technology Roach-nap for Semiconductors (ITRS), the silicon technology will continue its historical rate of advancement with the Moore's law for at least a Couple of decades. With this trend, the silicon gate oxide will be scaled down to its physical limit in order to maintain proper control of the nanosize MOS transistors. This work reviews several critical issues of MOS gate dielectrics in the nanometer range. Although it was suggested that the conventional oxide can be scaled down. in principle. to two atomic layers of about 7 angstrom. this is not practically feasible because of the non-scalabilities of interface. trap capture cross-section. leakage current, and the statistical parameters of fabrication processes. Introducing a high-kappa material can help solving most of the problems by using Physically thicker high-kappa gate dielectric films but several other reliability rises. Being used in the extreme fine structure, the requirements, problems of the MOS device rises for the material properties of the new high-kappa are very stringent. Unfortunately. most of the high-K materials are ionic metal oxides. This fundamental physics results in several undesirable instability issues when interfacing with silicon and with the CMOS processes. Bulk type thin oxynitride/high-kappa stack could be a good solution for the coming technology nodes. (c) 2006 Elsevier B.V. All rights reserved.
引用
收藏
页码:1867 / 1904
页数:38
相关论文
共 198 条
[1]   The valence band alignment at ultrathin SiO2/Si interfaces [J].
Alay, JL ;
Hirose, M .
JOURNAL OF APPLIED PHYSICS, 1997, 81 (03) :1606-1608
[2]  
[Anonymous], 1975, ELECT DEVICES M
[3]   Contribution of fast and slow states to Negative Bias Temperature Instabilities in HfxSi(1-x)ON/TaN based pMOSFETs [J].
Aoulaiche, A ;
Houssa, A ;
Degraeve, R ;
Groeseneken, G ;
De Gendt, S ;
Heyns, MM .
MICROELECTRONIC ENGINEERING, 2005, 80 :134-137
[4]   Technology challenges for integration near and below 0.1 mu m [J].
Asai, S ;
Wada, Y .
PROCEEDINGS OF THE IEEE, 1997, 85 (04) :505-520
[5]   DOUBLE-GATE SILICON-ON-INSULATOR TRANSISTOR WITH VOLUME INVERSION - A NEW DEVICE WITH GREATLY ENHANCED PERFORMANCE [J].
BALESTRA, F ;
CRISTOLOVEANU, S ;
BENACHIR, M ;
BRINI, J ;
ELEWA, T .
IEEE ELECTRON DEVICE LETTERS, 1987, 8 (09) :410-412
[6]  
BALOG M, 1977, THIN SOLID FILMS, V41, P247, DOI 10.1016/0040-6090(77)90312-1
[7]   Thermal nitridation of SiO2 films in ammonia: The role of hydrogen [J].
Baumvol, IJR ;
Stedile, FC ;
Ganem, JJ ;
Trimaille, I ;
Rigo, S .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1996, 143 (04) :1426-1434
[8]   Thermal nitridation of SiO2 films in ammonia - Isotopic tracing of nitrogen and oxygen in the initial stages [J].
Baumvol, IJR ;
Stedile, FC ;
Ganem, JJ ;
Trimaille, I ;
Rigo, S .
JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1996, 143 (09) :2938-2945
[9]   Effect of pre-existing defects on reliability assessment of high-k gate dielectrics [J].
Bersuker, G ;
Sim, JH ;
Young, CD ;
Choi, R ;
Zeitzoff, PM ;
Brown, GA ;
Lee, BH ;
Murto, RW .
MICROELECTRONICS RELIABILITY, 2004, 44 (9-11) :1509-1512
[10]   ELECTRICAL-PROPERTIES AND RELIABILITY OF MOSFETS WITH RAPID THERMAL NO-NITRIDED SIO2 GATE DIELECTRICS [J].
BHAT, M ;
WRISTERS, DJ ;
HAN, LK ;
YAN, J ;
FULFORD, HJ ;
KWONG, DL .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (05) :907-914