A 400-MHz S/390 microprocessor

被引:29
作者
Webb, CF [1 ]
Anderson, CJ [1 ]
Sigal, L [1 ]
Shepard, KL [1 ]
Liptay, JS [1 ]
Warnock, JD [1 ]
Curran, B [1 ]
Krumm, BW [1 ]
Mayo, MD [1 ]
Camporese, PJ [1 ]
Schwarz, EM [1 ]
Farrell, MS [1 ]
Restle, PJ [1 ]
Averill, RM [1 ]
Siegel, TJ [1 ]
Huott, WV [1 ]
Chan, YH [1 ]
Wile, B [1 ]
Nguyen, TN [1 ]
Emma, PG [1 ]
Beece, DK [1 ]
Chuang, CT [1 ]
Price, C [1 ]
机构
[1] IBM CORP,DIV RES,TJ WATSON RES CTR,YORKTOWN HTS,NY 10598
关键词
CMOS integrated circuits; computer architecture; integrated circuit design; logic design; microprocessors;
D O I
10.1109/4.641686
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A microprocessor implementing IBM S/390 architecture operates in a 10 + 2 way system at frequencies up to 411 MHz (2.43 ns). The chip is fabricated in a 0.2-mu m L-eff CMOS technology with five layers of metal and tungsten local interconnect. The chip size is 17.35 mm x 17.30 mm with about 7.8 million transistors. The power supply is 2.5 V and measured power dissipation at 300 MHz is 37 W. The microprocessor features two instruction units (IU's), two fixed point units (FXU's), two floating point units (FPU's), a buffer control element (BCE) with a unified 64-KB L1 cache, and a register unit (RU). The microprocessor dispatches one instruction per cycle, The dual-instruction, fixed, and floating point units are used to check each other to increase reliability and not for improved performance, A phase-locked-loop (PLL) provides a processor clock that runs at 2x the system bus frequency, High-frequency operation was achieved through careful static circuit design and timing optimization, along with limited use of dynamic circuits for highly critical functions, and several different clocking/latching strategies for cycle time reduction. Timing-driven synthesis and placement of the control logic provided the maximum flexibility with minimum turnaround time. Extensive use of self-resetting CMOS (SRCMOS) circuits in the on-chip L1 cache provides a 2.0-ns access time and up to 500 MHz operation.
引用
收藏
页码:1665 / 1675
页数:11
相关论文
共 11 条
[1]   Modeling and characterization of long on-chip interconnections for highperformance microprocessors [J].
Deutsch, A ;
Kopcsay, GV ;
Surovic, CW ;
Rubin, BJ ;
Terman, LM ;
Dunne, RP ;
Gallo, TA ;
Dennard, RH .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1995, 39 (05) :547-567
[2]  
DOBBERPUHL D, 1992, ISSCC, P106
[3]   A 200-MHZ 64-B DUAL-ISSUE CMOS MICROPROCESSOR [J].
DOBBERPUHL, DW ;
WITEK, RT ;
ALLMON, R ;
ANGLIN, R ;
BERTUCCI, D ;
BRITTON, S ;
CHAO, L ;
CONRAD, RA ;
DEVER, DE ;
GIESEKE, B ;
HASSOUN, SMN ;
HOEPPNER, GW ;
KUCHLER, K ;
LADD, M ;
LEARY, BM ;
MADDEN, L ;
MCLELLAN, EJ ;
MEYER, DR ;
MONTANARO, J ;
PRIORE, DA ;
RAJAGOPALAN, V ;
SAMUDRALA, S ;
SANTHANAM, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (11) :1555-1567
[4]   LASER-STIMULATED PHOTOCATHODE ELECTRON-BEAM PROBER FOR 15PS RESOLUTION WAVE-FORM MEASUREMENTS [J].
FIXL, AJ ;
JENKINS, KA .
MICROELECTRONIC ENGINEERING, 1994, 24 (1-4) :81-88
[5]  
GRONOWSKI PE, 1996, ISSCC, P222
[6]   DESIGN OF THE IBM ENTERPRISE SYSTEM/9000 HIGH-END PROCESSOR [J].
LIPTAY, JS .
IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1992, 36 (04) :713-731
[7]  
PARTOVI H, 1996, IEEE INT SOL STAT CI, P138
[8]  
PELELLA A, 1996, S VLSI CIRC, P128
[9]   RICE - RAPID INTERCONNECT CIRCUIT EVALUATION USING AWE [J].
RATZLAFF, CL ;
PILLAGE, LT .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1994, 13 (06) :763-776
[10]  
Rubin Barry, 1993, P IEEE 2 TOP M EL PE, P37