A burst-mode word-serial address-event link-II: Receiver design

被引:25
作者
Boahen, KA [1 ]
机构
[1] Univ Penn, Dept Bioengn, Philadelphia, PA 19104 USA
基金
美国国家科学基金会;
关键词
asynchronous logic synthesis; event-driven communication; neuromorphic systems; pipelining; pixel-level quantization; serial-to-parallel conversion;
D O I
10.1109/TCSI.2004.830702
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We present a receiver for a scalable multiple-access inter-chip link that communicates binary-activity between two-dimensional arrays fabricated in deep submicron CMOS. Recipients are identified by row and column addresses but these addresses are not communicated simultaneously. The row address is followed sequentially by a column address for each active cell in that row; this cuts pad count in half without sacrificing communication capacity. Column addresses are decoded as they are received but cells are not written individually. An entire burst is written to a row in parallel; this increases communication capacity with integration density. Rows are written one by one but bursts are not processed one at a time. The next burst is decoded while the last one is being written; this increases capacity further. We synthesized an asynchronous implementation by performing a series of program decompositions, starting from a high-level description. Links using this design have been implemented successfully in three generations of submicron CMOS technology.
引用
收藏
页码:1281 / 1291
页数:11
相关论文
共 25 条
[21]   A COMMUNICATION SCHEME FOR ANALOG VLSI PERCEPTIVE SYSTEMS [J].
MORTARA, A ;
VITTOZ, EA ;
VENIER, P .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (06) :660-669
[22]  
MURRAY A, 1994, ANALOGUE NEURAL VLSI
[23]  
Sivilotti M.A., 1991, Ph.D. Thesis
[24]   MICROPIPELINES [J].
SUTHERLAND, IE .
COMMUNICATIONS OF THE ACM, 1989, 32 (06) :720-738
[25]  
YANG W, 1994, ISSCC DIG TECH PAP I, V37, P230, DOI 10.1109/ISSCC.1994.344657