A 20-nm physical gate length NMOSFET featuring 1.2 nm gate oxide, shallow implanted source and drain and BF2 pockets

被引:31
作者
Deleonibus, S [1 ]
Caillat, C
Guegan, G
Heitzmann, M
Nier, ME
Tedesco, S
Dal'zotto, B
Martin, F
Mur, P
Papon, AM
Lecarval, G
Biswas, S
Souil, D
机构
[1] CEA Grenoble, LETI, F-38054 Grenoble 9, France
[2] STMicroelect, F-38019 Grenoble, France
[3] Brunel Univ, Cascade Sci Ltd, Uxbridge UB8 3PH, Middx, England
关键词
hard mask; metallurgical length; NMOSFET; pockets; tunneling dielectric; 20-nm gate length;
D O I
10.1109/55.830972
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We have demonstrated the feasibility of 20-nm gate length NMOSFET's using a two-step hard-mask etching technique. The gate oxide is 1.2-nm thick, We have achieved devices with real N- arsenic implanted extensions and BF2 pockets. The devices operate reasonably well down to 20-nm physical gate length, These devices are the shortest devices ever reported using a conventional architecture.
引用
收藏
页码:173 / 175
页数:3
相关论文
共 12 条
[1]   A physical and scalable I-V model in BSIM3v3 for analog/digital circuit simulation [J].
Cheng, YH ;
Jeng, MC ;
Liu, ZH ;
Huang, JH ;
Chan, MS ;
Chen, K ;
Ko, PK ;
Hu, CM .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 1997, 44 (02) :277-287
[2]   MOS C-V characterization of ultrathin gate oxide thickness (1.3-1.8 nm) [J].
Choi, CH ;
Goo, JS ;
Oh, TY ;
Yu, ZP ;
Dutton, RW ;
Bayoumi, A ;
Cao, M ;
Vande Voorde, P ;
Vook, D ;
Diaz, CH .
IEEE ELECTRON DEVICE LETTERS, 1999, 20 (06) :292-294
[3]  
CLERC R, UNPUB COMMUNICATION
[4]  
DELEONIBUS S, 1982, THESIS PARIS U
[5]  
ENZ C, 1995, J ANALOG INTEGRATED, P83
[6]  
HEITZMANN M, 1999, 25 MICR NAN ENG C RO, P23
[7]  
HOSHI T, 1997, 2 ION MASS SPECTROME, V11, P269
[8]   CAPACITANCE TEMPERATURE ANALYSIS OF MIDGAP STATES IN HYDROGENATED AMORPHOUS-SILICON [J].
JOUSSE, D ;
DELEONIBUS, S .
JOURNAL OF APPLIED PHYSICS, 1983, 54 (07) :4001-4007
[9]  
KAWAURA H, 1997, INT C SOL STAT DEV M, P572
[10]  
SORSCH T, 1998, OXIDES HIGH PERFORMA, P222